72
7 Series FPGAs SelectIO Resources User Guide
UG471 (v1.10) May 8, 2018
Chapter 1:
SelectIO Resources
HSTL_II_T_DCI (1.5V or 1.8V) Split-Thevenin Termination (
3
-state)
shows a sample circuit illustrating a termination technique for HSTL_II_T_DCI
(1.5V) and HSTL_II_T_DCI_18 (1.8V) with on-chip split-thevenin termination. In this
bidirectional case, when 3-stated, the termination is invoked on the receiver and not on the
driver. In a specific circuit, all drivers and receivers must be at the same voltage level
(either 1.5V or 1.8V); they are not interchangeable. Only HP I/O banks support the T_DCI
standards. The internal split-termination resistors are only present when the output
buffers are 3-stated.
X-Ref Target - Figure 1-55
Figure 1-55:
HSTL_II_T_DCI (1.5V) and HSTL_II_T_DCI_18 (1.8V) Split-Thevenin Termination (3-state)
u
g471_c1_45_021214
Z0
IOB
IOB
1
0
H
S
TL_II_T_DCI
H
S
TL_II_T_DCI_1
8
H
S
TL_II_T_DCI
H
S
TL_II_T_DCI_1
8
V
CCO
= 1.5V for H
S
TL_II_T_DCI
1.
8
V for H
S
TL_II_T_DCI_1
8
R
VRN
= 2Z0= 100
Ω
R
VRP
= 2Z0= 100
Ω
V
REF
=
0.75V for H
S
TL_II_T_DCI
0.9V for H
S
TL_II_T_DCI_1
8
V
REF
=
0.75V for H
S
TL_II_T_DCI
0.9V for H
S
TL_II_T_DCI_1
8
+
–
DCI
Not 3-
s
t
a
ted
(T pin logic Low)
3-
s
t
a
ted
(T pin logic High)