7 Series FPGAs SelectIO Resources User Guide
29
UG471 (v1.10) May 8, 2018
7 Series FPGA DCI—Only available in the HP I/O banks
The I/O standards with split-termination DCI resistors that are always present are shown
in
.
The I/O standards with split-termination DCI (T_DCI) that are only enabled when 3-stated
are shown in
Note:
The T_DCI standards can only be assigned to bidirectional pins.
DCI in 7 Series FPGAs I/O Standards
DCI supports the standards shown in
Table 1-3:
I/O Standards with Split-Termination DCI Always Present
DIFF_HSTL_I_DCI
HSTL_I_DCI_18
SSTL18_II_DCI
DIFF_SSTL18_II_DCI
HSTL_II_DCI
DIFF_HSTL_II_DCI
SSTL15_DCI
DIFF_SSTL15_DCI
HSTL_II_DCI_18
DIFF_HSTL_II_DCI_18
SSTL135_DCI
DIFF_SSTL135_DCI
SSTL12_DCI
DIFF_SSTL12_DCI
Notes:
1. The non-class II versions of the HSTL and SSTL I/O standards only have the split-termination DCI resistors present on inputs, not
outputs. Bidirectional pin assignments are not allowed for these standards.
Table 1-4:
I/O Standards with Split-Termination DCI Only When 3-Stated
HSTL_II_T_DCI
SSTL18_II_T_DCI
DIFF_SSTL18_II_
T_DCI
HSTL_II_T_DCI_18
SSTL15_T_DCI DIFF_SSTL15_T_DCI
DIFF_HSTL_II__T_DCI
SSTL135_T_DCI
DIFF_SSTL135_T_DCI
DIFF_HSTL_II_T_DCI_18
SSTL12_
T_DCI
DIFF_SSTL12_T_DCI
Table 1-5:
All 7 Series Device DCI I/O Standards
LVDCI_18
HSTL_I_DCI
DIFF_HSTL_I_DCI
SSTL18_I_DCI
DIFF_SSTL18_I_DCI
LVDCI_15
HSTL_I_DCI_18
DIFF_HSTL_I_DCI_18
SSTL18_II_DCI
DIFF_SSTL18_II_DCI
LVDCI_DV2_18
HSTL_II_DCI
DIFF_HSTL_II_DCI
SSTL18_II_T_DCI
DIFF_SSTL18_II_T_DCI
LVDCI_DV2_15
HSTL_II_DCI_18
DIFF_HSTL_II_DCI_18
SSTL15_DCI
DIFF_SSTL15_DCI
HSLVDCI_18
HSTL_II_T_DCI
DIFF_HSTL_II_T_DCI SSTL15_T_DCI
DIFF_SSTL15_T_DCI
HSLVDCI_15
HSTL_II_T_DCI_18
DIFF_HSTL_II_T_DCI_18
SSTL135_DCI
DIFF_SSTL135_DCI
SSTL135_T_DCI DIFF_SSTL135_T_DCI
SSTL12_DCI DIFF_SSTL12_DCI
SSTL12_T_DCI DIFF_SSTL12_T_DCI
HSUL_12_DCI
DIFF_HSUL_12_DCI