
80
7 Series FPGAs SelectIO Resources User Guide
UG471 (v1.10) May 8, 2018
Chapter 1:
SelectIO Resources
Differential SSTL18, SSTL15, SSTL1
3
5, SSTL12
shows a sample circuit illustrating a termination technique for differential
SSTL18, SSTL15, SSTL135, or SSTL12 with unidirectional termination. In a specific circuit,
all drivers and receivers must be at the same voltage level (1.8V, 1.5V,1.35V, or 1.2V); they
are not interchangeable.
X-Ref Target - Figure 1-59
Figure 1-59:
Differential SSTL18, SSTL15, SSTL135, or SSTL12 Unidirectional Termination
UG471_c1_49_042913
+
–
Extern
a
l Termin
a
tion
Z0
IOB
IOB
DIFF_
SS
TL1
8
_(I/II)
DIFF_
SS
TL15(_R)
DIFF_
SS
TL135(_R)
DIFF_
SS
TL12
DIFF_
SS
TL1
8
_(I/II)
DIFF_
SS
TL15(_R)
DIFF_
SS
TL135(_R)
DIFF_
SS
TL12
DIFF_
SS
TL1
8
_(I/II)
DIFF_
SS
TL15(_R)
DIFF_
SS
TL135(_R)
DIFF_
SS
TL12
Z0
50
Ω
50
Ω
V
TT
=
0.9V for DIFF_
SS
TL1
8
_(I/II)
0.75V for DIFF_
SS
TL15(_R)
0.675V for DIFF_
SS
TL135(_R)
0.6V for DIFF_
SS
TL12
V
TT
=
0.9V for DIFF_
SS
TL1
8
_(I/II)
0.75V for DIFF_
SS
TL15(_R)
0.675V for DIFF_
SS
TL135(_R)
0.6V for DIFF_
SS
TL12
V
TT
=
0.9V for DIFF_
SS
TL1
8
_II
V
TT
=
0.9V for DIFF_
SS
TL1
8
_II
50
Ω
50
Ω