![Wolfson WM8580 Instruction Manual Download Page 14](http://html1.mh-extra.com/html/wolfson/wm8580/wm8580_instruction-manual_993772014.webp)
WM8580
Production
Data
w
PD, Rev 4.7, March 2009
14
DIGITAL AUDIO INTERFACE – SLAVE MODE
PAIFTX_BCLK/
PAIFRX_BCLK/
SAIF_BCLK
PAIFTX_LRCLK/
PAIFRX_LRCLK/
SAIF_BCLK
DIN1/2/3/
SAIF_DIN
DOUT/
SAIF_DOUT
t
BCH
t
BCL
t
BCY
t
LRSU
t
DS
t
LRH
t
DH
t
DD
Figure 3 Digital Audio Data Timing – Slave Mode
Test Conditions
AVDD, PVDD = 5V, DVDD = 3.3V, AGND = 0V, PGND,DGND = 0V, T
A
= +25
o
C, Slave Mode, fs = 48kHz, MCLK and
ADCMCLK = 256fs unless otherwise stated.
PARAMETER SYMBOL
TEST
CONDITIONS
MIN
TYP
MAX
UNIT
Audio Data Input Timing Information
PAIFTX_BCLK/
PAIFRX_BCLK/SAIF_BCLK cycle
time
t
BCY
50
ns
PAIFTX_BCLK/
PAIFRX_BCLK/SAIF_BCLK pulse
width high
t
BCH
20
ns
PAIFTX_BCLK/
PAIFRX_BCLK/SAIF_BCLK pulse
width low
t
BCL
20
ns
PAIFTX_LRCLK/
PAIFRX_LRCLK/SAIF_BCLK set-up
time to PAIFTX_BCLK/
PAIFRX_BCLK/SAIF_BCLK rising
edge
t
LRSU
10
ns
PAIFTX_LRCLK/
PAIFRX_LRCLK/
SAIF_LRCLK hold time from
PAIFTX_BCLK/
PAIFRX_BCLK/SAIF_BCLK rising
edge
t
LRH
10
ns
DIN1/2/3/SAIF_DIN set-up time to
PAIFRX_BCLK/
SAIF_BCLK rising edge
t
DS
10
ns
DIN1/2/3/SAIF_DIN hold time from
PAIFRX_BCLK/SAIF_BCLK rising
edge
t
DH
10
ns
DOUT/SAIF_DOUT propagation
delay from
PAIFTX_BCLK/SAIF_BCLK falling
edge
t
DD
0
10
ns
Table 5 Digital Audio Data Timing – Slave Mode
electronic components distributor