Chapter 3: Architecture
28
•
Timing, triggering and clocking controls allow you to
select analog output rate and clock source.
•
Interrupt mechanism notifies the DSP about interrupt
conditions.
Digital Input/Output subsystem includes
•
16-bit input register to read logical levels on digital input
lines
•
8-bit Schmidt trigger to catch logic level changes on
digital input lines
•
16-bit output register to hold logical levels on digital
output lines, once data has been written
•
Interrupt mechanism to notify DSP about interrupt
conditions
User Counter-Timer subsystem includes
•
Three 16-bit Intel 82C54 counter timers (fully accessible)
•
Clock source selection and control logic
•
Gate source selection and control logic
•
Interrupt mechanism to notify DSP about interrupt
conditions
Summary of Contents for PD2-MF
Page 5: ...Table of Contents iii Index 137 ...
Page 11: ...1 1 Introduction ...
Page 18: ......
Page 19: ...9 2 Installation and Configuration ...
Page 34: ......
Page 35: ...25 3 Architecture ...
Page 63: ...53 4 PowerDAQ Software Development Kit PD SDK ...
Page 106: ......
Page 107: ...97 5 Calibration ...
Page 109: ...99 A Appendix A Specifications ...
Page 110: ...Appendix A Specifications 100 ...
Page 112: ......
Page 113: ...103 B Appendix B Accessories ...
Page 118: ......
Page 119: ...109 C Appendix C Application Notes ...
Page 125: ...115 D Appendix D Warranty ...
Page 128: ......
Page 129: ...119 E Appendix E Glossary ...
Page 152: ......