TXZ Family
Serial Peripheral Interface
2019-02-28
39 / 67
Rev. 3.0
[SPI mode(slave)
2nd edge data sampling<CKPHA>=1]
TSPIxTXD
TSPIxRXD
<CKPOL>=0
<CKPOL>=1
TSPIxSCK
<CS0POL>=0
<CS0POL>=1
TSPIxCSIN
Input sampling
Output timing
Figure 3.17 Data sampling timing of SPI mode (slave)
[SIO mode(master)2nd edge data sampling<CKPHA>=1]
TSPIxTXD
TSPIxRXD
<CKPOL>=0
<CKPOL>=1
TSPIxSCK
Input sampling
Output timing
Figure 3.18 Data sampling timing of SIO mode (master)
[SIO mode(slave)2nd edge data sampling<CKPHA>=1]
TSPIxTXD
TSPIxRXD
<CKPOL>=0
<CKPOL>=1
TSPIxSCK
Input sampling
Output timing
Figure 3.19 Data sampling timing of SIO mode (slave)