72
TOSHIBA CORPORATION
TMP96C141AF
➀
Prescaler
Generates input clocks dedicated to PWM timers by
further dividing the fundamental clock (fc) after it has
been divided by 2 (fc/2). Since the register used to
control the prescaler is the same as the one for other
timers, the prescaler cannot be operated indepen-
dently.
The PWM timer uses three input clocks:
φ
/P1,
φ
/P4,
and
φ
/P16.
Like the 9-bit prescaler described in the 8-bit timer
section, this prescaler can be counted/stopped using
bit 7 <PRRUN> of the timer operation control register
TRUN. Setting <PRRUN> to 1 starts counting; setting
it to 0 zero-clears and stops counting. Resetting clears
<PRRUN> to 0, which clears and stops the prescaler.
Figure 3.8 (2). Prescaler
Dedicated Prescaler Cycle
16MHz
20MHz
φ
P1
(4/fc)
250ns
200ns
φ
P4 (16/fc)
1
µ
s
800ns
φ
P16 (64/fc)
4
µ
s
3.2
µ
sc
➁
Up-counter
An 8-bit binary counter which counts up using the
input clock specified by PWM mode register (P0MOD
or P1MOD).
The input clock for the PWM0/PWM1 is selected from
the internal clocks
φ
P1,
φ
P4, and
φ
P16 (PWM dedi-
cated prescaler output) depending on the value set in
the P0MOD/P1MOD register.
Operating mode is also set by P0MOD and P1MOD
registers. At reset, they are initialized to P0MOD
<PWM0M> = 0 and P1MOD <PWM1M> = 0, thus, the
up-counter is in PWM mode. In PWM mode, the up-
counter is cleared when a 2
n
- 1 overflow occurs; in
timer mode, the up-counter is cleared at compare and
match.
Count/stop and clear of the up-counter can be con-
trolled for each PWM timer using the timer operation
control register TRUN. Resetting clears all up-counters
and stops timers.
➂
Timer registers
Two 8-bit registers used for setting an interval time.
When the value set in the timer registers (TREG 2 and
3) matches the value in the up-counter, the match
detect signal of the comparator becomes active.
Timer registers TREG2 and TREG3 are each paired
with register buffer to make a double buffer structure.
Summary of Contents for TLCS-900 Series
Page 2: ...2 TOSHIBA CORPORATION TMP96C141AF Figure 1 TMP96C141AF Block Diagram ...
Page 10: ...10 TOSHIBA CORPORATION TMP96C141AF Figure 3 3 1 Interrupt Processing Flowchart ...
Page 17: ...TOSHIBA CORPORATION 17 TMP96C141AF Figure 3 3 3 1 Block Diagram of Interrupt Controller ...
Page 18: ...18 TOSHIBA CORPORATION TMP96C141AF 1 Interrupt Priority Setting Register ...
Page 19: ...TOSHIBA CORPORATION 19 TMP96C141AF 2 External Interrupt Control ...
Page 26: ...26 TOSHIBA CORPORATION TMP96C141AF Port 0 Register Figure 3 5 3 Registers for Ports 0 and 1 ...
Page 28: ...28 TOSHIBA CORPORATION TMP96C141AF Figure 3 5 5 Registers for Port 2 ...
Page 30: ...30 TOSHIBA CORPORATION TMP96C141AF Figure 3 5 6 Port 3 P30 P31 P32 P35 P36 P37 ...
Page 31: ...TOSHIBA CORPORATION 31 TMP96C141AF Figure 3 5 7 Port 3 P33 P34 ...
Page 34: ...34 TOSHIBA CORPORATION TMP96C141AF Figure 3 5 9 Port 4 ...
Page 38: ...38 TOSHIBA CORPORATION TMP96C141AF Port 6 Register Figure 3 5 14 Registers for Port 6 ...
Page 40: ...40 TOSHIBA CORPORATION TMP96C141AF Figure 3 5 16 Registers for Port 7 ...
Page 43: ...TOSHIBA CORPORATION 43 TMP96C141AF Figure 3 5 19 Registers for Port 8 ...
Page 47: ...TOSHIBA CORPORATION 47 TMP96C141AF Figure 3 5 24 Registers for Port 9 ...
Page 55: ...TOSHIBA CORPORATION 55 TMP96C141AF Figure 3 7 1 Block Diagram of 8 Bit Timers Timers 0 and 1 ...
Page 58: ...58 TOSHIBA CORPORATION TMP96C141AF Figure 3 7 4 Timer Operation Control Register TRUN ...
Page 59: ...TOSHIBA CORPORATION 59 TMP96C141AF Figure 3 7 5 Timer Mode Control Register TMOD ...
Page 60: ...60 TOSHIBA CORPORATION TMP96C141AF Figure 3 7 6 Timer Flip Flop Control Register TFFCR ...
Page 74: ...74 TOSHIBA CORPORATION TMP96C141AF Figure 3 8 4 8 Bit PWM0 Mode Control Register ...
Page 75: ...TOSHIBA CORPORATION 75 TMP96C141AF Figure 3 8 5 8 Bit PWM1 Mode Control Register ...
Page 76: ...76 TOSHIBA CORPORATION TMP96C141AF Figure 3 8 6 8 Bit PWM F F Control Register ...
Page 77: ...TOSHIBA CORPORATION 77 TMP96C141AF Figure 3 8 7 Timer Operation Control Register TRUN ...
Page 85: ...TOSHIBA CORPORATION 85 TMP96C141AF Figure 3 9 1 Block Diagram of 16 Bit Timer Timer 4 ...
Page 86: ...86 TOSHIBA CORPORATION TMP96C141AF Figure 3 9 2 Block Diagram of 16 Bit Timer Timer 5 ...
Page 88: ...88 TOSHIBA CORPORATION TMP96C141AF Figure 3 9 4 16 Bit Controller Register T4MOD 2 2 ...
Page 89: ...TOSHIBA CORPORATION 89 TMP96C141AF Figure 3 9 5 16 Bit Timer 4 F F Control T4FFCR ...
Page 90: ...90 TOSHIBA CORPORATION TMP96C141AF Figure 3 9 6 16 Bit Timer Mode Control Register T5MOD 1 2 ...
Page 91: ...TOSHIBA CORPORATION 91 TMP96C141AF Figure 3 9 7 16 Bit Timer Control Register T5MOD 2 2 ...
Page 104: ...104 TOSHIBA CORPORATION TMP96C141AF Figure 3 10 2a Pattern Generation Control Register PG01CR ...
Page 105: ...TOSHIBA CORPORATION 105 TMP96C141AF Figure 3 10 2b Pattern Generation Control Register PG01CR ...
Page 107: ...TOSHIBA CORPORATION 107 TMP96C141AF Figure 3 10 5 16 bit Timer Trigger Control Register T45CR ...
Page 140: ...140 TOSHIBA CORPORATION TMP96C141AF Figure 3 12 2 A D Control Register ...
Page 148: ...148 TOSHIBA CORPORATION TMP96C141AF Figure 3 13 4 Watchdog Timer Mode Register ...
Page 149: ...TOSHIBA CORPORATION 149 TMP96C141AF Figure 3 13 5 Watchdog Timer Control Register ...
Page 153: ...TOSHIBA CORPORATION 153 TMP96C141AF 1 Read Cycle ...
Page 154: ...154 TOSHIBA CORPORATION TMP96C141AF 2 Write Cycle ...
Page 157: ...TOSHIBA CORPORATION 157 TMP96C141AF 4 8 Timing Chart for I O Interface Mode ...
Page 171: ...TOSHIBA CORPORATION 171 TMP96C141AF 8 Interrupt Control 1 2 ...
Page 175: ...TOSHIBA CORPORATION 175 TMP96C141AF P42 CS2 CAS2 P5 AN0 3 P87 INT0 P90 TXD0 P93 TXD1 ...
Page 176: ...176 TOSHIBA CORPORATION TMP96C141AF NMI WDTOUT CLK EA AM8 16 ALE RESET ...
Page 177: ...TOSHIBA CORPORATION 177 TMP96C141AF X1 X2 VREF AGND ...