80
TOSHIBA CORPORATION
TMP96C141AF
Example: To output the following PWM waves to TO2 pin
using PWM0 at fc = 16MHz.
To implement 31.75
µ
s PWM cycle by
φ
P1 = 0.25
µ
s (@ fc
= 16MHz)
31.75
µ
s
÷
0.25
µ
s = 127 = 2
7
-1.
Consequently, set n to 7.
Since the low level cycle = 15
µ
s; for
φ
P1 = 0.25
µ
s
15
µ
s
÷
0.25 = 60 = 3CH
set the 3CH in TREG2.
Note:
x; don’t care
–; no change
7
6
5
4
3
2
1
0
TRUN
←
–
x
–
–
–
0
–
–
Stops PWM0 and clears it to 0.
P0MOD
←
-
0
0
0
0
0
0
1
Sets PWM (2
7
- 1) mode, input clock
φ
P1, overflow interrupt, and disables double buffer.
TREG2
←
0
0
1
1
1
1
0
0
Writes 3CH.
P0MOD
←
–
1
0
0
0
0
0
1
Enables double buffer.
PFFCR
←
–
–
–
–
0
1
1
1
Sets TFF2 and a mode where TFF2 is set by compare and match, and cleared by overflow.
P7CR
←
x
x
x
x
–
1
–
–
P7FC
←
x
x
x
x
–
1
–
x
TRUN
←
1
x
–
–
–
1
–
–
Starts PWM0 counting.
Table 3.8 (1) PWM Cycle and 2
n
-1 Counter Setting
Formula
16MHz
20MHz
φ
P1
φ
P4
φ
P16
φ
P1
φ
P4
φ
P16
2
6
-1
2
6
-1 -
φ
Pn
15.8
µ
sec
(63kHz)
63.0
µ
sec
(16kHz)
252
µ
sec
(3.9kHz)
12.6
µ
sec
(79kHz)
50.4
µ
sec
(20kHz)
201
µ
sec
(4.9kHz)
2
7
-1
2
7
-1 -
φ
Pn
31.8
µ
sec
(31kHz)
127.0
µ
sec
(7.9kHz)
508
µ
sec
(1.9kHz)
25.4
µ
sec
(39kHz)
101.6
µ
sec
(9.8kHz)
406
µ
sec
(2.5kHz)
2
8
-1
2
8
-1 -
φ
Pn
63.8
µ
sec
(16kHz)
255.0
µ
sec
(3.9kHz)
1020
µ
sec
(0.98kHz)
51.0
µ
sec
(20kHz)
204.0
µ
sec
(4.9kHz)
816
µ
sec
(1.2kHz)
)
Sets P72 as the TO2 pin.
Summary of Contents for TLCS-900 Series
Page 2: ...2 TOSHIBA CORPORATION TMP96C141AF Figure 1 TMP96C141AF Block Diagram ...
Page 10: ...10 TOSHIBA CORPORATION TMP96C141AF Figure 3 3 1 Interrupt Processing Flowchart ...
Page 17: ...TOSHIBA CORPORATION 17 TMP96C141AF Figure 3 3 3 1 Block Diagram of Interrupt Controller ...
Page 18: ...18 TOSHIBA CORPORATION TMP96C141AF 1 Interrupt Priority Setting Register ...
Page 19: ...TOSHIBA CORPORATION 19 TMP96C141AF 2 External Interrupt Control ...
Page 26: ...26 TOSHIBA CORPORATION TMP96C141AF Port 0 Register Figure 3 5 3 Registers for Ports 0 and 1 ...
Page 28: ...28 TOSHIBA CORPORATION TMP96C141AF Figure 3 5 5 Registers for Port 2 ...
Page 30: ...30 TOSHIBA CORPORATION TMP96C141AF Figure 3 5 6 Port 3 P30 P31 P32 P35 P36 P37 ...
Page 31: ...TOSHIBA CORPORATION 31 TMP96C141AF Figure 3 5 7 Port 3 P33 P34 ...
Page 34: ...34 TOSHIBA CORPORATION TMP96C141AF Figure 3 5 9 Port 4 ...
Page 38: ...38 TOSHIBA CORPORATION TMP96C141AF Port 6 Register Figure 3 5 14 Registers for Port 6 ...
Page 40: ...40 TOSHIBA CORPORATION TMP96C141AF Figure 3 5 16 Registers for Port 7 ...
Page 43: ...TOSHIBA CORPORATION 43 TMP96C141AF Figure 3 5 19 Registers for Port 8 ...
Page 47: ...TOSHIBA CORPORATION 47 TMP96C141AF Figure 3 5 24 Registers for Port 9 ...
Page 55: ...TOSHIBA CORPORATION 55 TMP96C141AF Figure 3 7 1 Block Diagram of 8 Bit Timers Timers 0 and 1 ...
Page 58: ...58 TOSHIBA CORPORATION TMP96C141AF Figure 3 7 4 Timer Operation Control Register TRUN ...
Page 59: ...TOSHIBA CORPORATION 59 TMP96C141AF Figure 3 7 5 Timer Mode Control Register TMOD ...
Page 60: ...60 TOSHIBA CORPORATION TMP96C141AF Figure 3 7 6 Timer Flip Flop Control Register TFFCR ...
Page 74: ...74 TOSHIBA CORPORATION TMP96C141AF Figure 3 8 4 8 Bit PWM0 Mode Control Register ...
Page 75: ...TOSHIBA CORPORATION 75 TMP96C141AF Figure 3 8 5 8 Bit PWM1 Mode Control Register ...
Page 76: ...76 TOSHIBA CORPORATION TMP96C141AF Figure 3 8 6 8 Bit PWM F F Control Register ...
Page 77: ...TOSHIBA CORPORATION 77 TMP96C141AF Figure 3 8 7 Timer Operation Control Register TRUN ...
Page 85: ...TOSHIBA CORPORATION 85 TMP96C141AF Figure 3 9 1 Block Diagram of 16 Bit Timer Timer 4 ...
Page 86: ...86 TOSHIBA CORPORATION TMP96C141AF Figure 3 9 2 Block Diagram of 16 Bit Timer Timer 5 ...
Page 88: ...88 TOSHIBA CORPORATION TMP96C141AF Figure 3 9 4 16 Bit Controller Register T4MOD 2 2 ...
Page 89: ...TOSHIBA CORPORATION 89 TMP96C141AF Figure 3 9 5 16 Bit Timer 4 F F Control T4FFCR ...
Page 90: ...90 TOSHIBA CORPORATION TMP96C141AF Figure 3 9 6 16 Bit Timer Mode Control Register T5MOD 1 2 ...
Page 91: ...TOSHIBA CORPORATION 91 TMP96C141AF Figure 3 9 7 16 Bit Timer Control Register T5MOD 2 2 ...
Page 104: ...104 TOSHIBA CORPORATION TMP96C141AF Figure 3 10 2a Pattern Generation Control Register PG01CR ...
Page 105: ...TOSHIBA CORPORATION 105 TMP96C141AF Figure 3 10 2b Pattern Generation Control Register PG01CR ...
Page 107: ...TOSHIBA CORPORATION 107 TMP96C141AF Figure 3 10 5 16 bit Timer Trigger Control Register T45CR ...
Page 140: ...140 TOSHIBA CORPORATION TMP96C141AF Figure 3 12 2 A D Control Register ...
Page 148: ...148 TOSHIBA CORPORATION TMP96C141AF Figure 3 13 4 Watchdog Timer Mode Register ...
Page 149: ...TOSHIBA CORPORATION 149 TMP96C141AF Figure 3 13 5 Watchdog Timer Control Register ...
Page 153: ...TOSHIBA CORPORATION 153 TMP96C141AF 1 Read Cycle ...
Page 154: ...154 TOSHIBA CORPORATION TMP96C141AF 2 Write Cycle ...
Page 157: ...TOSHIBA CORPORATION 157 TMP96C141AF 4 8 Timing Chart for I O Interface Mode ...
Page 171: ...TOSHIBA CORPORATION 171 TMP96C141AF 8 Interrupt Control 1 2 ...
Page 175: ...TOSHIBA CORPORATION 175 TMP96C141AF P42 CS2 CAS2 P5 AN0 3 P87 INT0 P90 TXD0 P93 TXD1 ...
Page 176: ...176 TOSHIBA CORPORATION TMP96C141AF NMI WDTOUT CLK EA AM8 16 ALE RESET ...
Page 177: ...TOSHIBA CORPORATION 177 TMP96C141AF X1 X2 VREF AGND ...