SLOS787H – MAY 2012 – REVISED APRIL 2014
6.13.3.3.2 Interrupt Mask Register (0x0D) and Collision Position Register (0x0E)
Table 6-38. Interrupt Mask Register (0x0D)
Default:
0x3E at POR = H and EN = L. Collision bits reset automatically after read operation.
Bit
Name
Function
Description
B7
Col9
Bit position of collision MSB
Supports ISO14443A
B6
Col8
Bit position of collision
B5
En_irq_fifo
Interrupt enable for FIFO
Default = 1
B4
En_irq_err1
Interrupt enable for CRC
Default = 1
B3
En_irq_err2
Interrupt enable for Parity
Default = 1
Interrupt enable for Framing
B2
En_irq_err3
Default = 1
error or EOF
Interrupt enable for collision
B1
En_irq_col
Default = 1
error
Enables no-response
B0
En_irq_noresp
Default = 0
interrupt
Table 6-39. Collision Position Register (0x0E)
Function:
Displays the bit position of collision or error
Default:
0x00 at POR = H and EN = L. Automatically reset after read operation.
Bit
Name
Function
Description
B7
Col7
Bit position of collision MSB
B6
Col6
B5
Col5
B4
Col4
ISO14443A mainly supported, in the other protocols this register shows the bit
position of error. Either frame, SOF/EOF, parity or CRC error.
B3
Col3
B2
Col2
B1
Col1
B0
Col0
Bit position of collision LSB
62
Detailed Description
Copyright © 2012–2014, Texas Instruments Incorporated
Product Folder Links: