SLOS787H – MAY 2012 – REVISED APRIL 2014
Table 6-35. Supply-Regulator Setting – Automatic 5-V System
Option Bits Setting in Control Register
Register
Action
B7
B6
B5
B4
B3
B2
B1
B0
00
1
5-V system
0B
1
x
(1)
0
0
Automatic regulator setting 400-mV difference
(1)
x = don't care
Table 6-36. Supply-Regulator Setting – Automatic 3-V System
Option Bits Setting in Control Register
Register
Action
B7
B6
B5
B4
B3
B2
B1
B0
00
0
3-V system
0B
1
x
(1)
0
0
Automatic regulator setting 400-mV difference
(1)
x = don't care
6.13.3.3 Status Registers
6.13.3.3.1 IRQ Status Register (0x0C)
Table 6-37. IRQ Status Register (0x0C)
Function:
Information available about TRF7964A IRQ and TX/RX status
Default:
0x00 at POR = H or EN = L, and at each write to the ISO Control Register 0x01. It is also automatically reset at the end of a read
phase. The reset also removes the IRQ flag.
Bit
Name
Function
Description
Signals that TX is in progress. The flag is set at the start of TX but the interrupt
B7
Irq_tx
IRQ set due to end of TX
request (IRQ = 1) is sent when TX is finished.
Signals that RX SOF was received and RX is in progress. The flag is set at the
B6
Irg_srx
IRQ set due to RX start
start of RX but the interrupt request (IRQ = 1) is sent when RX is finished.
Signals FIFO high or low as set in the Adjustable FIFO IRQ Levels (0x14)
B5
Irq_fifo
Signals the FIFO level
register
Indicates receive CRC error only if B7 (no RX CRC) of ISO Control register is
B4
Irq_err1
CRC error
set to 0.
B3
Irq_err2
Parity error
Indicates parity error for ISO14443A
B2
Irq_err3
Byte framing or EOF error
Indicates framing error
Collision error for ISO14443A and ISO15693 single subcarrier. Bit is set if more
then 6 or 7 (as defined in register 0x01) are detected inside one bit period of
B1
Irq_col
Collision error
ISO14443A 106 kbps. Collision error bit can also be triggered by external
noise.
No response within the "No-response time" defined in RX No-response Wait
B0
Irq_noresp
No-response time interrupt
Time register (0x07). Signals the MCU that next slot command can be sent.
Only for ISO15693.
To reset (clear) the register 0x0C and the IRQ line, the register must be read. During Transmit the
decoder is disabled, only bits B5 and B7 can be changed. During Receive only bit B6 can be changed, but
does not trigger the IRQ line immediately. The IRQ signal is set at the end of Transmit and Receive
phase.
Copyright © 2012–2014, Texas Instruments Incorporated
Detailed Description
61
Product Folder Links: