SOCA1, SOCB1
EPWM1INTn
EPWM1TZINTn
EQEP1ERR / EQEP2ERR /
EQEP1ERR or EQEP2ERR
Debug Mode Entry
OSC FAIL or PLL Slip
IO
MU
X
EPWMSYNCI
EPWM1
ECAP
1
EPWM1A
EPWM1B
EPWM2/3/4/5/6A
EPWM2/3/4/5/6B
EPWM
7
EPWM7A
ECAP1
Pulse
Stretch,
8 VCLK4
cycles
EPWMSYNCO
ADC Wrapper
VBus32 / VBus32DP
TZ1/2/3n
EPWM1ENCLK
TBCLKSYNC
VIM
VCLK4, SYS_nRST
EPWM2/3/4/5/6ENCLK
TBCLKSYNC
EPWM7ENCLK
TBCLKSYNC
ECAP1INTn
EPWM
2/3/4/5/6
VIM
EQEP1 + EQEP2
EPWM7B
CPU
System Module
TZ6n
TZ5n
TZ4n
VCLK4, SYS_nRST
TZ1/2/3n
TZ1/2/3n
Debug Mode Entry
OSC FAIL or PLL Slip
TZ6n
TZ5n
TZ4n
Debug Mode Entry
OSC FAIL or PLL SLip
TZ6n
TZ5n
TZ4n
SOCA2/3/4/5/6
SOCB2/3/4/5/6
EPWM2/3/4/5/6INTn
EPWM2/3/4/5/6TZINTn
EPWM7INTn
EPWM7TZINTn
VBus32
VBus32
VCLK4, SYS_nRST
VBus32
VIM
ADC Wrapper
VIM
EQEP1 + EQEP2
CPU
System Module
VIM
ADC Wrapper
VIM
EQEP1 + EQEP2
CPU
System Module
VIM
Mux
Selector
Mux
Selector
EQEP1ERR / EQEP2ERR /
EQEP1ERR or EQEP2ERR
EQEP1ERR / EQEP2ERR /
EQEP1ERR or EQEP2ERR
SOCA7, SOCB7
Mux
Selector
NHET1_LOOP_SYNC
PINMMR36[25]
96
TMS570LS0714
SPNS226E – JUNE 2013 – REVISED NOVEMBER 2016
www.ti.com
Submit Documentation Feedback
Product Folder Links:
TMS570LS0714
Peripheral Information and Electrical Specifications
Copyright © 2013–2016, Texas Instruments Incorporated
7.2
Enhanced PWM Modules (ePWM)
Figure 7-3
shows the connections between the seven ePWM modules (ePWM1–ePWM7) on the device.
A.
For more detail on the input synchronization selection of the TZ1/TZ2/TZ3n pins to each ePWMx module, see
Figure 7-4
.
Figure 7-3. ePWMx Module Interconnections
Figure 7-4
shows the detailed input synchronization selection (asynchronous, double-synchronous, or
double-synch filter width) for ePWMx.