S
S
M
M
S
M
S
M
M
S
M
S
M
S
S
S
S
TCP
VCP
S
S
S
S
S
S
S
S
S
S
2
6
2
6
S
S
M
M
S
3
S
S
M
M
M
C64x+
Megamodule
Core 0
C64x+
Megamodule
Core 1
SCR B
(see
Figure 4-1)
C64x+
Megamodule
Core 2
SCR D
32-bit
VBUSP
Bridge
15
SCRF
32-bit
VBUSP
SCR G
32-bit
VBUSP
AIF
RapidIO
RapidIO
CPPI
S
Bridge
14
Bridge
13
SCR E
32-bit
VBUSP
TPTCs
(6)
E
D
M
A
3
TPCC
Bridge
20
ETB (3)
Semaphore
FSYNC
CFGC/CIC/
DTF
GPIO
S
McBSPs
(2)
I2C
GPSC
PLL Ctrls
(2)
TPMGR
Timer64s
(6)
T
i
m
e
r
MDIO
CP-GMAC
Ethernet
CPPI
SGMII
Wrapper
EMIC
E
M
A
C
S
Reserved
TMS320C6474
SPRS552F – OCTOBER 2008 – REVISED JULY 2010
www.ti.com
Figure 4-2. Configuration Switched Central Resource Block Diagram
56
System Interconnect
Copyright © 2008–2010, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s) :
TMS320C6474
Summary of Contents for TMS320C6474
Page 209: ...PACKAGE OPTION ADDENDUM www ti com 25 Sep 2010 Addendum Page 2 ...
Page 210: ......
Page 211: ......
Page 212: ......