TMS320C6474
SPRS552F – OCTOBER 2008 – REVISED JULY 2010
www.ti.com
Table 7-13. Interrupts (continued)
EVENT CHANNEL
EVENT
EVENT DESCRIPTION
72
RIOINT (2n+1)
(5)
RapidIO Interrupt (2n+1)
73
AIF_EVT0
Error/Alarm Event 0
74
AIF_EVT1
Error/Alarm Event 1
75
Unused
Reserved
76
IPC_LOCAL
Inter DSP Interrupt from IPCGRn
77
Unused
Reserved
78
Unused
Reserved
79
Unused
Reserved
80
CICn_EVT0
System Event 0 (Combined) from Chip Interrupt Controller[n]
(6)
81
CICn_EVT1
System Event 1 (Combined) from Chip Interrupt Controller[n]
82
CICn_EVT2
System Event 2 from Chip Interrupt Controller[n]
83
CICn_EVT3
System Event 3 from Chip Interrupt Controller[n]
84
CICn_EVT4
System Event 4 from Chip Interrupt Controller[n]
85
CICn_EVT5
System Event 5 from Chip Interrupt Controller[n]
86
CICn_EVT6
System Event 6 from Chip Interrupt Controller[n]
87
CICn_EVT7
System Event 7 from Chip Interrupt Controller[n]
88
CICn_EVT8
System Event 8 from Chip Interrupt Controller[n]
89
CICn_EVT9
System Event 9 from Chip Interrupt Controller[n]
90
CICn_EVT10
System Event 10 from Chip Interrupt Controller[n]
91
CICn_EVT11
System Event 11 from Chip Interrupt Controller[n]
92
CICn_EVT12
System Event 12 from Chip Interrupt Controller[n]
93
CICn_EVT13
System Event 13 from Chip Interrupt Controller[n]
94
Unused
Reserved
95
Unused
Reserved
96
INTERR
Dropped CPU Interrupt Event
97
EMC_IDMAERR
Invalid IDMA Parameters
98
Unused
Reserved
99
Unused
Reserved
100
EFINTA
EFI Interrupt from Side A
101
EFIINTB
EFI Interrupt from Side B
102-112
Unused
Reserved
113
PMC_ED
Single Bit Error Detected during DMA Read
114-115
Unused
Reserved
116
UMC_ED1
Corrected Bit Error Detected
117
UMC_ED2
Uncorrected Bit Error Detected
118
PDC_INT
PDC Sleep Interrupt
119
SYS_CMPA
CPU Memory Protection Fault
120
PMC_CMPA
CPU Memory Protection Fault
121
PMC_DMPA
DMA Memory Protection Fault
122
DMC_CMPA
CPU Memory Protection Fault
123
DMC_DMPA
DMA Memory Protection Fault
124
UMC_CMPA
CPU Memory Protection Fault
125
UMC_DMPA
DMA Memory Protection Fault
(5)
RIOINT interrupts are received by the C64x+ Megamodules, as follows:
•
C64x+ Megamodule Core 0 receives RIOINT[1:0]
•
C64x+ Megamodule Core 1 receives RIOINT[3:2]
•
C64x+ Megamodule Core 2 receives RIOINT[5:4]
(6)
For more information on CICn events, see the TMS320C6474 DSP Chip Interrupt Controller (CIC) User's Guide (literature number
SPRUFK6
).
106
Peripheral Information and Electrical Specifications
Copyright © 2008–2010, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s) :
TMS320C6474
Summary of Contents for TMS320C6474
Page 209: ...PACKAGE OPTION ADDENDUM www ti com 25 Sep 2010 Addendum Page 2 ...
Page 210: ......
Page 211: ......
Page 212: ......