2
2
1
3
4
FSYNCCLK(N|P)
FRAMEBURST
2
2
1
3
4
ALTFSYNCCLK
ALTFSYNCPULSE
2
2
1
3
4
TRTCLK
TRT
TMS320C6474
www.ti.com
SPRS552F – OCTOBER 2008 – REVISED JULY 2010
7.23.2 FSYNC Electrical Data/Timing
Table 7-92. Timing Requirements for FSYNC
(see
Figure 7-48
,
Figure 7-49
, and
Figure 7-50
)
NO.
PARAMETER
MIN
MAX
UNIT
1
t
c(FSCLK)
Cycle time
8.1388
ns
2
t
c(FSCLK)
Pulse duration, ALTSYNCCLK high or low
0.4 t
c(FSCLK)
0.6 t
c(FSCLK)
ns
3
t
u(FSPLS)
Setup time, ALTFSYNCPULSE high before ALTFSYNCCLK high
2
ns
4
t
h(FSPLS)
Hold time, ALTFSYNCPULSE low after ALTFSYNCCLK high
2
ns
5
t
j(FSCLK)
Period Jitter (peak-to-peak) FSYNCCLK(N|P)
0.025 x t
c
ns
Figure 7-48. FSYNC Clock and Synchronization Timing
Figure 7-49. Alternate FSYNC Clock and Synchronization Timing
Figure 7-50. TRT Clock and Synchronization Timing
Copyright © 2008–2010, Texas Instruments Incorporated
Peripheral Information and Electrical Specifications
205
Submit Documentation Feedback
Product Folder Link(s) :
TMS320C6474
Summary of Contents for TMS320C6474
Page 209: ...PACKAGE OPTION ADDENDUM www ti com 25 Sep 2010 Addendum Page 2 ...
Page 210: ......
Page 211: ......
Page 212: ......