2
1
3
4
4
DDRREFCLK(N|P)
5
TMS320C6474
www.ti.com
SPRS552F – OCTOBER 2008 – REVISED JULY 2010
7.9.1.2
PLL2 Controller Operating Modes
Unlike the PLL1 controller which can operate in by_pass and _PLL mode, the PLL2 controller only
operates in PLL mode. In this mode, SYSREFCLK is generated outside the PLL2 controller by dividing the
output by two.
The PLL2 controller is affected by power-on reset and warm reset. During these resets, the PLL2
controller registers get reset to their default values. The internal clocks of the PLL2 controller are also
affected as described in
Section 7.7
, Reset Controller.
PLL2 is only unlocked during the power-up sequence (see
Section 7.7
, Reset Controller) and is locked by
the time the RESETSTAT pin goes high. It does not lose lock during any of the other resets.
7.9.2
PLL2 Controller Input and Output Electrical Data/Timing
Table 7-36. Timing Requirements for DDRREFCLK(N|P)
(1)
(see
Figure 7-22
)
NO.
PARAMETERS
MIN
MAX
UNIT
1
t
c(DDRREFCLK)
Cycle time, DDRREFCLK(N|P)
15
25
ns
2
t
w(DDRREFCLKH)
Pulse duration, DDRREFCLK(N|P) high
0.4C
ns
3
t
w(DDRREFCLKL)
Pulse duration, DDRREFCLK(N|P) low
0.4C
ns
4
t
t(DDRREFCLK)
Transition time, DDRREFCLK(N|P)
50
1300
ps
5
t
j(DDRREFCLK)
Period jitter (peak-to-peak), DDRREFCLK(N|P)
0.02 x
ps
t
c(DDRREFCLK)
(1)
C=1/DDRREFCLK(N|P)
Figure 7-22. DDRREFCLK(N|P) Timing
Copyright © 2008–2010, Texas Instruments Incorporated
Peripheral Information and Electrical Specifications
131
Submit Documentation Feedback
Product Folder Link(s) :
TMS320C6474
Summary of Contents for TMS320C6474
Page 209: ...PACKAGE OPTION ADDENDUM www ti com 25 Sep 2010 Addendum Page 2 ...
Page 210: ......
Page 211: ......
Page 212: ......