TMS320C6474
SPRS552F – OCTOBER 2008 – REVISED JULY 2010
www.ti.com
7.11.3 I2C Electrical Data/Timing
Table 7-40. Timing Requirements for I2C Timings
(1)
(see
Figure 7-25
)
NO.
STANDARD MODE
FAST MODE
UNIT
MIN
MAX
MIN
MAX
1
t
c(SCL)
Cycle time, SCL
10
2.5
m
s
2
t
su(SCLH-SDAL)
Setup time, SCL high before SDA low (for a
4.7
0.6
m
s
repeated START condition)
3
t
h(SCLL-SDAL)
Hold time, SCL low after SDA low (for a
4
0.6
m
s
START and a repeated START condition)
4
t
w(SCLL)
Pulse duration, SCL low
4.7
1.3
m
s
5
t
w(SCLH)
Pulse duration, SCL high
4
0.6
m
s
6
t
su(SDAV-SDLH)
Setup time, SDA valid before SCL high
250
100
(2)
m
s
7
t
h(SDA-SDLL)
Hold time, SDA valid after SCL low (for I2C
0
(3)
0
0.9
(4)
m
s
bus™ devices)
8
t
w(SDAH)
Pulse duration, SDA high between STOP and
4.7
1.3
m
s
START conditions.
9
t
r(SDA)
Rise time, SDA
1000
20 + 0.1C
b
300
ns
10
t
r(SCL)
Rise time, SCL
1000
20 + 0.1C
b
300
ns
11
t
f(SDA)
Fall time, SDA
300
20 + 0.1C
b
300
ns
12
t
f(SCL)
Fall time, SCL
300
20 + 0.1C
b
300
ns
13
t
su(SCLH-SDAH)
Setup time, SCL high before SDA high (for
4
0.6
m
s
STOP condition)
14
t
w(SP)
Pulse duration, spike (must be suppressed)
0
50
ns
15
C
b
(5)
Capacitive load for each bus line
400
400
pF
(1)
The I2C pins SDA and SCL do not feature fail-safe I/O buffers. These pins could potentially draw current when the device is powered
down.
(2)
A fast-mode I2C-bus device can be used in a standard-mode I2C-bus system, but the requirement, t
su(SDA-SCLH)
≥
250 ns, must then be
met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch
the LOW period of the SCL signal, it must output the next data bit to the SDA line, T
r
max + T
su(SDA-SCLH)
= 1000 + 250 + 1250 ns
(according to the standard-mode I2C-bus specification), before the SCL line is released.
(3)
A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the V
IHmin
of the SCL signal) to bridge the
undefined region of the falling edge of SCL.
(4)
The maximum, t
h(SDA-SCLL)
, has only to be met if the device does not stretch the low period, t
w(SCLL)
, of the SCL signal.
(5)
C
b
= total capacitance of one bus line, in pF. If mixed with HS-mode devices, faster fall-times are allowed.
Figure 7-25. I2C Receive Timings
138
Peripheral Information and Electrical Specifications
Copyright © 2008–2010, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s) :
TMS320C6474
Summary of Contents for TMS320C6474
Page 209: ...PACKAGE OPTION ADDENDUM www ti com 25 Sep 2010 Addendum Page 2 ...
Page 210: ......
Page 211: ......
Page 212: ......