AM3359, AM3358, AM3357, AM3356, AM3354, AM3352
SPRS717H – OCTOBER 2011 – REVISED MAY 2015
Table 5-8. Valid Combinations of VDD_CORE and
VDD_MPU OPPs for ZCZ Package With Device
Revision Code "A" or Newer
VDD_CORE
VDD_MPU
OPP50
OPP50
OPP50
OPP100
OPP100
OPP50
OPP100
OPP100
OPP100
OPP120
OPP100
Turbo
OPP100
Nitro
Table 5-9. VDD_CORE OPPs for ZCE Package
with Device Revision Code "A" or Newer
VDD_CORE
VDD_MPU
OPP
DDR3,
ARM (A8)
DDR2
mDDR
L3 and L4
Rev "A" or
MIN
NOM
MAX
newer
OPP100
1.056 V
1.100 V
1.144 V
600 MHz
400 MHz
266 MHz
200 MHz
200 and 100
MHz
OPP100
1.056 V
1.100 V
1.144 V
300 MHz
400 MHz
266 MHz
200 MHz
200 and 100
MHz
OPP50
0.912 V
0.950 V
0.988 V
300 MHz
—
125 MHz
90 MHz
100 and 50
MHz
(1) Frequencies in this table indicate maximum performance for a given OPP condition.
(2) VDD_MPU is merged with VDD_CORE on the ZCE package.
(3) This parameter represents the maximum memory clock frequency. Since data is transferred on both edges of the clock, double-data rate
(DDR), the maximum data rate is two times the maximum memory clock frequency defined in this table.
84
Specifications
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: