DDR_CK
1
DDR_CKn
AM3359, AM3358, AM3357, AM3356, AM3354, AM3352
SPRS717H – OCTOBER 2011 – REVISED MAY 2015
7.7.2.2
DDR2 Routing Guidelines
7.7.2.2.1 Board Designs
TI only supports board designs that follow the guidelines outlined in this document.
and
show the switching characteristics and timing diagram for the DDR2 memory interface.
Table 7-43. Switching Characteristics for DDR2 Memory Interface
NO.
PARAMETER
MIN
MAX
UNIT
t
c(DDR_CK)
1
Cycle time, DDR_CK and DDR_CKn
3.75
8
ns
t
c(DDR_CKn)
(1) The JEDEC JESD79-2F specification defines the maximum clock period of 8 ns for all standard-speed bin DDR2 memory devices.
Therefore, all standard-speed bin DDR2 memory devices are required to operate at 125 MHz.
Figure 7-38. DDR2 Memory Interface Clock Timing
7.7.2.2.2 DDR2 Interface
This section provides the timing specification for the DDR2 interface as a PCB design and manufacturing
specification. The design rules constrain PCB trace length, PCB trace skew, signal integrity, cross-talk,
and signal timing. These rules, when followed, result in a reliable DDR2 memory system without the need
for a complex timing closure process. For more information regarding the guidelines for using this DDR2
specification, see the
Understanding TI’s PCB Routing Rule-Based DDR Timing Specification
application
report (
). This application report provides generic guidelines and approach. All the specifications
provided in the data manual take precedence over the generic guidelines and must be adhered to for a
reliable DDR2 interface operation.
7.7.2.2.2.1 DDR2 Interface Schematic
shows the schematic connections for 16-bit interface on AM335x device using one x16 DDR2
device and
shows the schematic connections for 16-bit interface on AM335x using two x8
DDR2 devices. The AM335x DDR2 memory interface only supports 16-bit wide mode of operation. The
AM335x device can only source one load connected to the DQS[x] and DQ[x] net class signals and two
loads connected to the CK and ADDR_CTRL net class signals. For more information related to net
classes, see
Copyright © 2011–2015, Texas Instruments Incorporated
Peripheral Information and Timings
159
Product Folder Links: