gpmc_clk
gpmc_csn[x]
gpmc_a[27:17]
gpmc_be1n
gpmc_be0n_cle
gpmc_advn_ale
gpmc_wen
gpmc_wait[x]
Address (LSB)
D 0
D 1
D 2
D 3
F4
F15
F15
F15
F1
F1
F2
F6
F8
F8
F0
F3
F17
F17
F17
F9
F6
F17
F17
F17
F18
F20
F14
F22
F21
Address (MSB)
gpmc_ad[15:0]
F14
AM3359, AM3358, AM3357, AM3356, AM3354, AM3352
SPRS717H – OCTOBER 2011 – REVISED MAY 2015
A.
In gpmc_csn[x], x is equal to 0, 1, 2, 3, 4, or 5.
B.
In gpmc_wait[x], x is equal to 0 or 1.
Figure 7-21. GPMC and Multiplexed NOR Flash—Synchronous Burst Write
Copyright © 2011–2015, Texas Instruments Incorporated
Peripheral Information and Timings
135
Product Folder Links: