
Public Version
McBSP Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
5
ROVFLEN
Receive Buffer Overflow enable bit.
RW
0x0
0x0: Receive Buffer Overflow NOT enabled
0x1: Receive Buffer Overflow enabled
4
RUNDFLEN
Receive Buffer Underflow enable bit.
RW
0x0
0x0: Receive Buffer Underflow NOT enabled
0x1: Receive Buffer Underflow enabled
3
RRDYEN
Receive Buffer Threshold enable bit.
RW
0x0
0x0: Receive Buffer Threshold NOT enabled
0x1: Receive Buffer Threshold enabled
2
REOFEN
Receive End Of Frame enable bit.
RW
0x0
0x0: Receive End Of Frame NOT enabled
0x1: Receive End Of Frame enabled
1
RFSREN
Receive Frame Synchronization enable bit. RW
RW
0x0
0x0: Receive Frame Synchronization NOT enabled
0x1: Receive Frame Synchronization enabled
0
RSYNCERREN
Receive Frame Synchronization Error enable bit.
RW
0x0
0x0: Receive Frame Synchronization Error NOT enabled
0x1: Receive Frame Synchronization Error enabled
Table 21-119. Register Call Summary for Register MCBSPLP_IRQENABLE_REG
McBSP Integration
•
:
[0] [1] [2] [3] [4] [5] [6] [7] [8]
•
:
[9] [10] [11] [12] [13] [14] [15] [16] [17] [18] [19] [20] [21] [22]
McBSP Functional Description
•
:
•
Unexpected Receive Frame-sync Pulse
:
•
•
:
•
Unexpected Transmit Frame-sync Pulse
:
•
:
McBSP Basic Programming Model
•
Data Transfer DMA Request Configuration
•
:
McBSP Register Manual
•
McBSP Register Mapping Summary
:
Table 21-120. MCBSPLP_WAKEUPEN_REG
Address Offset
0x0000 00A8
Physical Address
0x4807 40A8
Instance
McBSP1
0x4809 60A8
McBSP5
0x4902 20A8
McBSP2
0x4902 40A8
McBSP3
0x4902 60A8
McBSP4
Description
McBSPLP Wakeup Enable register
Type
RW
3196
Multi-Channel Buffered Serial Port
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated