RAM
4kB
2kB
Power
Mgmt
LDO
SVM/SVS
Brownout
SYS
TA0
5 CC
Registers
EEM
(S: 3+1)
RTC_A
Comp_B
Flash
32kB
16kB
SMCLK
ACLK
MDB
MAB
XOUT
XIN
Spy-Bi-
Wire
CRC16
Bus
Cntrl
Logic
MAB
MDB
MAB
MDB
MCLK
USCI_A0
(UART,
IrDA, SPI)
USCI_B0
(SPI, I2C)
LCD_B
96
Segments
1,2,3,4
Mux
I/O Ports
P1/P2
2x8 I/Os
PA
1x16 I/Os
P1.x/P2.x
2x8
I/O Ports
P3/P4
2x8 I/Os
PB
1x16 I/Os
P3.x/P4.x
2x8
I/O Ports
P5
1x8 I/Os
P5.x
1x8
AES128
Security
En-/De-
cryption
RF_XOUT
RF_XIN
RF_N
RF_P
TA1
3 CC
Registers
MODEM
RF/ANALOG
TX & RX
Frequency
Synthesizer
CPU Interface
Packet
Handler
Digital RSSI
Carrier Sense
PQI / LQI
CCA
Sub-1GHz
Radio
(
CC1101
)
MPY32
ADC12
(32kHz)
(26MHz)
Unified
Clock
System
CPUXV2
incl. 16
Registers
JTAG
Interface
DMA
Controller
3 Channel
Port
Mapping
Controller
Watch-
dog
REF
Voltage
Reference
ECCN 5E002 TSPA - Technology / Software Publicly Available
CC430F6137, CC430F6135, CC430F6127, CC430F6126, CC430F6125
CC430F5137, CC430F5135, CC430F5133
SLAS554H – MAY 2009 – REVISED SEPTEMBER 2013
www.ti.com
CC430F613x Functional Block Diagram
4
Submit Documentation Feedback
Copyright © 2009–2013, Texas Instruments Incorporated
Product Folder Links:
CC430F6137 CC430F6135 CC430F6127 CC430F6126 CC430F6125 CC430F5137
CC430F5135 CC430F5133