Serial Communications Interface (SCI)
Asynchronous Communication Format
Start Bit
LSB of Data
Majority
Vote
Falling Edge Detected
•
Start bit valid if 4 consecutive SCICLK periods of zero bits after falling edge
•
Majority vote taken on 4th, 5th, and 6th SCICLK cycles
SCIRXD
SCICLK
(Internal)
1
2
3
4
5
6
7
8
1
2
3
4
5
6
7
8
1
2
Note: 8 SCICLK periods per data bit
SCI-A Baud Rate
BAUD15
(MSB)
BAUD14
Baud-Select MSbyte Register (SCIHBAUD) – 0x007052
7
6
5
4
3
2
1
0
BAUD13
BAUD12
BAUD11
BAUD10
BAUD9
BAUD8
BAUD6
Baud-Select LSbyte Register (SCILBAUD) – 0x007053
7
6
5
4
3
2
1
0
BAUD5
BAUD4
BAUD3
BAUD2
BAUD1
BAUD7
BAUD0
(LSB)
SCI baud rate =
LSPCLK
(BRR + 1) x 8
LSPCLK
16
,
BRR = 1 to 65535
,
BRR = 0
[SCI-B Baud-Select MSbyte Register (SCIHBAUD) – 0x007752]
[SCI-B Baud-Select LSbyte Register (SCILBAUD) – 0x007753]
C28x - Communications
11 - 13
Summary of Contents for C28 Series
Page 64: ...Summary 3 16 C28x Peripheral Registers Header Files ...
Page 78: ...Interrupt Sources 4 14 C28x Reset and Interrupts ...
Page 218: ...Lab 9 DSP BIOS 9 22 C28x Using DSP BIOS ...
Page 244: ...Lab 10 Programming the Flash 10 26 C28x System Design ...
Page 273: ...Appendix A eZdsp F2812 C28x Appendix A eZdsp F2812 A 1 ...
Page 276: ...Appendix P2 Expansion Interface A 4 C28x Appendix A eZdsp F2812 ...
Page 277: ...Appendix P4 P8 P7 I O Interface C28x Appendix A eZdsp F2812 A 5 ...
Page 278: ...Appendix A 6 C28x Appendix A eZdsp F2812 ...
Page 279: ...Appendix P5 P9 Analog Interface C28x Appendix A eZdsp F2812 A 7 ...
Page 282: ...Appendix A 10 C28x Appendix A eZdsp F2812 TP1 TP2 Test Points ...