Compare Units
precise control of gate timing requirements. In addition, the dead time is typically specified with
a single program variable that is easily changed for different power converters or adapted on-line.
Dead
Dead
-
-
Band Timer Control Register
Band Timer Control Register
(EVA)
(EVA)
DBTCONA @ 0x007415
DBTCONA @ 0x007415
(lab file:
(lab file:
Ev
Ev
.c)
.c)
EDBT3
7
6
5
4
2
0
EDBT2
EDBT1 DBTPS2 DBTPS1
reserved
reserved
1
3
15
14
13
12
10
8
DBT3
DBT0
DBT1
DBT2
9
11
DB Timer Enable
0 = disable
1 = enable
DB Timer Prescaler
000 = 1
100 = 16
001 = 2
101 = 32
010 = 4 110 = 32
011 = 8 111 = 32
DB Timer Period
dead time = DB period * DB prescaler * CPUCLK period
reserved reserved reserved reserved
DBTPS0
Each compare unit has its own dead-band timer, but shares the clock prescaler unit and the dead-
band period with the other compare units. Dead-band can be individually enabled for each
compare unit by setting bits 5, 6, and 7 in the DBTCONA register for EVA and DBTCONB for
EVB.
The minimum achievable non-zero dead time is one CPU clock cycle (e.g. 50 ns), obtained by
choosing the x/1 prescale option, and setting the DB period to 1 (i.e. DBTCONx.11-8 = 0001,
where x is A for EVA and x is B for EVB).
7 - 24
C28x - Event Manager
Summary of Contents for C28 Series
Page 64: ...Summary 3 16 C28x Peripheral Registers Header Files ...
Page 78: ...Interrupt Sources 4 14 C28x Reset and Interrupts ...
Page 218: ...Lab 9 DSP BIOS 9 22 C28x Using DSP BIOS ...
Page 244: ...Lab 10 Programming the Flash 10 26 C28x System Design ...
Page 273: ...Appendix A eZdsp F2812 C28x Appendix A eZdsp F2812 A 1 ...
Page 276: ...Appendix P2 Expansion Interface A 4 C28x Appendix A eZdsp F2812 ...
Page 277: ...Appendix P4 P8 P7 I O Interface C28x Appendix A eZdsp F2812 A 5 ...
Page 278: ...Appendix A 6 C28x Appendix A eZdsp F2812 ...
Page 279: ...Appendix P5 P9 Analog Interface C28x Appendix A eZdsp F2812 A 7 ...
Page 282: ...Appendix A 10 C28x Appendix A eZdsp F2812 TP1 TP2 Test Points ...