Summary
1 - 14
C28x - Architecture Overview
Summary
Summary
Summary
High performance 32
High performance 32
-
-
bit DSP
bit DSP
32 x 32 bit or dual 16 x 16 bit MAC
32 x 32 bit or dual 16 x 16 bit MAC
Atomic read
Atomic read
-
-
modify
modify
-
-
write instructions
write instructions
8
8
-
-
stage fully protected pipeline
stage fully protected pipeline
Fast interrupt response manager
Fast interrupt response manager
128Kw on
128Kw on
-
-
chip flash memory
chip flash memory
Code security module (CSM)
Code security module (CSM)
Two event managers
Two event managers
12
12
-
-
bit ADC module
bit ADC module
56 shared GPIO pins
56 shared GPIO pins
Watchdog timer
Watchdog timer
Communications peripherals
Communications peripherals
Summary of Contents for C28 Series
Page 64: ...Summary 3 16 C28x Peripheral Registers Header Files ...
Page 78: ...Interrupt Sources 4 14 C28x Reset and Interrupts ...
Page 218: ...Lab 9 DSP BIOS 9 22 C28x Using DSP BIOS ...
Page 244: ...Lab 10 Programming the Flash 10 26 C28x System Design ...
Page 273: ...Appendix A eZdsp F2812 C28x Appendix A eZdsp F2812 A 1 ...
Page 276: ...Appendix P2 Expansion Interface A 4 C28x Appendix A eZdsp F2812 ...
Page 277: ...Appendix P4 P8 P7 I O Interface C28x Appendix A eZdsp F2812 A 5 ...
Page 278: ...Appendix A 6 C28x Appendix A eZdsp F2812 ...
Page 279: ...Appendix P5 P9 Analog Interface C28x Appendix A eZdsp F2812 A 7 ...
Page 282: ...Appendix A 10 C28x Appendix A eZdsp F2812 TP1 TP2 Test Points ...