Serial Communications Interface (SCI)
Idle-Line Wake-Up Mode
Idle time separates blocks of frames
Receiver wakes up when SCIRXD high for 10 or
more bit periods
Two transmit address methods
deliberate software delay of 10 or more bits
set TXWAKE bit to automatically leave exactly
11 idle bits
Last Data
ST
SP
ST
Data
SCIRXD/
SCITXD
Block of Frames
SP
SP
Last Data
ST
Addr
SP
Idle
Period
10 bits
or greater
Idle
Period
10 bits
or greater
Address frame
follows 10 bit
or greater idle
1st data frame
SP
ST
Addr
Idle periods
of less than
10 bits
Address-Bit Wake-Up Mode
All frames contain an extra address bit
Receiver wakes up when address bit detected
Automatic setting of Addr/Data bit in frame by
setting TXWAKE = 1 prior to writing address to
SCITXBUF
Last Data
ST
ST
Data
SCIRXD/
SCITXD
Block of Frames
SP
SP
Last Data
ST
Addr
SP
Idle Period
length of no
significance
First frame within
block is Address.
ADDR/DATA
bit set to 1
1st data frame
0
1
0
0
SP
ST
Addr
1
SP
no additional
idle bits needed
beyond stop bits
C28x - Communications
11 - 15
Summary of Contents for C28 Series
Page 64: ...Summary 3 16 C28x Peripheral Registers Header Files ...
Page 78: ...Interrupt Sources 4 14 C28x Reset and Interrupts ...
Page 218: ...Lab 9 DSP BIOS 9 22 C28x Using DSP BIOS ...
Page 244: ...Lab 10 Programming the Flash 10 26 C28x System Design ...
Page 273: ...Appendix A eZdsp F2812 C28x Appendix A eZdsp F2812 A 1 ...
Page 276: ...Appendix P2 Expansion Interface A 4 C28x Appendix A eZdsp F2812 ...
Page 277: ...Appendix P4 P8 P7 I O Interface C28x Appendix A eZdsp F2812 A 5 ...
Page 278: ...Appendix A 6 C28x Appendix A eZdsp F2812 ...
Page 279: ...Appendix P5 P9 Analog Interface C28x Appendix A eZdsp F2812 A 7 ...
Page 282: ...Appendix A 10 C28x Appendix A eZdsp F2812 TP1 TP2 Test Points ...