DE10-Lite
User Manual
30
www.terasic.com
May 11, 2018
3
3
.
.
5
5
U
U
s
s
i
i
n
n
g
g
2
2
x
x
2
2
0
0
G
G
P
P
I
I
O
O
E
E
x
x
p
p
a
a
n
n
s
s
i
i
o
o
n
n
H
H
e
e
a
a
d
d
e
e
r
r
s
s
The board has one 40-pin expansion headers. Each header has 36 user pins connected directly to the
MAX 10 FPGA. It also comes with DC +5V (VCC5), DC +3.3V (VCC3P3), and two GND pins.
Both 5V and 3.3V can provide a total of 5W power.
Figure 3-18
shows the related schematics.
Table 3-7
shows the pin assignment of GPIO headers.
Figure 3-18 I/O distribution of the expansion headers
GPIO (JP1)
PIN_V10
GPIO_[0]
1
2
GPIO_[1]
PIN_W10
PIN_V9
GPIO_[2]
3
4
GPIO_[3]
PIN_W9
PIN_V8
GPIO_[4]
5
6
GPIO_[5]
PIN_W8
PIN_V7
GPIO_[6]
7
8
GPIO_[7]
PIN_W7
PIN_W6
GPIO_[8]
9
10
GPIO_[9]
PIN_V5
5V
11
12
GND
PIN_W5
GPIO_[10]
13
14
GPIO_[11]
PIN_AA15
PIN_AA14
GPIO_[12]
15
16
GPIO_[13]
PIN_W13
PIN_W12
GPIO_[14]
17
18
GPIO_[15]
PIN_AB13
PIN_AB12
GPIO_[16]
19
20
GPIO_[17]
PIN_Y11
PIN_AB11
GPIO_[18]
21
22
GPIO_[19]
PIN_W11
PIN_AB10
GPIO_[20]
23
24
GPIO_[21]
PIN_AA10
PIN_AA9
GPIO_[22]
25
26
GPIO_[23]
PIN_Y8
PIN_AA8
GPIO_[24]
27
28
GPIO_[25]
PIN_Y7
3.3V
29
30
GND
PIN_AA7
GPIO_[26]
31
32
GPIO_[27]
PIN_Y6
PIN_AA6
GPIO_[28]
33
34
GPIO_[29]
PIN_Y5
PIN_AA5
GPIO_[30]
35
36
GPIO_[31]
PIN_Y4
PIN_AB3
GPIO_[32]
37
38
GPIO_[33]
PIN_Y3
PIN_AB2
GPIO_[34]
39
40
GPIO_[35]
PIN_AA2