DE10-Lite
User Manual
28
www.terasic.com
May 11, 2018
3
3
.
.
4
4
U
U
s
s
i
i
n
n
g
g
t
t
h
h
e
e
7
7
-
-
s
s
e
e
g
g
m
m
e
e
n
n
t
t
D
D
i
i
s
s
p
p
l
l
a
a
y
y
s
s
The DE10-Lite board has six 7-segment displays to display numbers.
Figure 3-17
shows the
connection of seven segments (common anode) to pins on MAX 10 FPGA. The segment can be
turned on or off by applying a low logic level or high logic level from the FPGA, respectively.
Each segment in a display is indexed from 0 to 6 and DP (decimal point), with corresponding
positions given in
Figure 3-17
.
Table 3-6
shows the pin assi zgnment of FPGA to the 7-segment
displays.
Figure 3-17 Connections between the 7-segment display HEX0 and the MAX 10 FPGA
Table 3-6
Pin Assignment of 7-segment Displays
Signal Name
FPGA Pin No.
Description
I/O Standard
HEX00
PIN_C14
Seven Segment Digit 0[0]
3.3-V LVTTL
HEX01
PIN_E15
Seven Segment Digit 0[1]
3.3-V LVTTL
HEX02
PIN_C15
Seven Segment Digit 0[2]
3.3-V LVTTL
HEX03
PIN_C16
Seven Segment Digit 0[3]
3.3-V LVTTL
HEX04
PIN_E16
Seven Segment Digit 0[4]
3.3-V LVTTL
HEX05
PIN_D17
Seven Segment Digit 0[5]
3.3-V LVTTL
HEX06
PIN_C17
Seven Segment Digit 0[6]
3.3-V LVTTL
HEX07
PIN_D15
Seven Segment Digit 0[7], DP
3.3-V LVTTL
HEX10
PIN_C18
Seven Segment Digit 1[0]
3.3-V LVTTL
HEX11
PIN_D18
Seven Segment Digit 1[1]
3.3-V LVTTL
HEX12
PIN_E18
Seven Segment Digit 1[2]
3.3-V LVTTL
HEX13
PIN_B16
Seven Segment Digit 1[3]
3.3-V LVTTL