DE10-Agilex
User Manual
76
www.terasic.com
January 29,
2021
The following clock information also be automatically added in .sdc file.
If the dynamic configurations for the Si5340A clock generators are required, users
need to modify the code
according to users’ desired behavior.
create_clock
-period
"100.000000 MHz"
[
get_ports CLK_100_B2A
]
create_clock
-period
"50.000000 MHz"
[
get_ports CLK_50_B2C]
create_clock
-period
"50.000000 MHz"
[
get_ports CLK_50_B3A]
create_clock
-period
"50.000000 MHz"
[
get_ports CLK_50_B3C]
create_clock
-period
"50.000000 MHz"
[
get_ports UFL_CLKIN_p]
create_clock
-period
"100.000000 MHz"
[
get_ports PCIE_REFCLK_p[
0
]]
create_clock
-period
"100.000000 MHz"
[
get_ports PCIE_REFCLK_p[
1
]]
create_clock
-period
"156.250000 MHz"
[
get_ports QSFPDDA_REFCLK_p
]
create_clock
-period
"644.531250 MHz"
[
get_ports QSFPDDB_REFCLK_p
]
create_clock
-period
"300.000000 MHz"
[
get_ports DDR4A_REFCLK_p
]
create_clock
-period
"300.000000 MHz"
[
get_ports DDR4B_REFCLK_p
]
create_clock
-period
"300.000000 MHz"
[
get_ports DDR4C_REFCLK_p
]
create_clock
-period
"300.000000 MHz"
[
get_ports DDR4D_REFCLK_p
]