
DE10-Agilex
User Manual
35
www.terasic.com
January 29,
2021
RAS_n
DDR4A_BA0
Bank Select [0]
SSTL-12
PIN_C6
DDR4A_BA1
Bank Select [1]
SSTL-12
PIN_B5
DDR4A_BG0
Bank Group Select
[0]
SSTL-12
PIN_D5
DDR4A_BG1
Bank Group Select
[1]
SSTL-12
PIN_B17
DDR4A_CK0
Clock p
DIFFERENTIAL 1.2V
SSTL
PIN_B13
DDR4A_CK_n0
Clock n
DIFFERENTIAL 1.2V
SSTL
PIN_D13
DDR4A_CK1
Clock p
SSTL-12
PIN_F5
DDR4A_CK_n1
Clock n
SSTL-12
PIN_H5
DDR4A_CKE0
Clock Enable pin
SSTL-12
PIN_A14
DDR4A_CKE1
Clock Enable pin
SSTL-12
PIN_C14
DDR4A_ODT0
On Die
Termination
SSTL-12
PIN_B15
DDR4A_ODT1
On Die
Termination
SSTL-12
PIN_D15
DDR4A_CS_n0
Chip Select
SSTL-12
PIN_A16
DDR4A_CS_n1
Chip Select
SSTL-12
PIN_A12
DDR4A_PAR
Command and
Address Parity
Input
SSTL-12
PIN_C12
DDR4A_ALERT_n
Register ALERT_n
output
1.2 V
PIN_A6
DDR4A_ACT_n
Activation
Command Input
SSTL-12
PIN_C16
DDR4A_RESET_n
Chip Reset
1.2 V
PIN_D17
DDR4A_EVENT_n
Chip Temperature
Event
1.2 V
PIN_F29
DDR4A_SDA
Chip I2C Serial
Data Bus
1.2 V
PIN_J28
DDR4A_SCL
Chip I2C Serial
Clock
1.2 V
PIN_G30