![Terasic DE10-Agiles User Manual Download Page 176](http://html1.mh-extra.com/html/terasic/de10-agiles/de10-agiles_user-manual_1088476176.webp)
DE10-Agilex
User Manual
176
www.terasic.com
January 29,
2021
Figure 9-6 QSPF-DD Transceiver Loopback is terminated
9.4
100G Ethernet Example (E-Tile FPGA)
This 100G Ethernet example is generated according to the documents
IPfor Intel Agilex FPGA Design Example
. The E-Tile Ethernet IP is used in the example
design. The IP is configured as 100GE MAC+PC with (528,514) RS-FEC. This
example executes the internal and external loopback test through four-channel of one
QSFPDD ports on the FPGA main board. For external loopback test, a QSFPDD or
QSFP28 loopback fixture is required, otherwise only internal loopback test be available.
shows the block diagram of this demonstration.