DE10-Agilex
User Manual
34
www.terasic.com
January 29,
2021
[1]
DDR4A_DBI_n2
Data Bus Inversion
[2]
1.2V POD
PIN_T7
DDR4A_DBI_n3
Data Bus Inversion
[3]
1.2V POD
PIN_L14
DDR4A_DBI_n4
Data Bus Inversion
[4]
1.2V POD
PIN_A28
DDR4A_DBI_n5
Data Bus Inversion
[5]
1.2V POD
PIN_L28
DDR4A_DBI_n6
Data Bus Inversion
[6]
1.2V POD
PIN_U28
DDR4A_DBI_n7
Data Bus Inversion
[7]
1.2V POD
PIN_T21
DDR4A_DBI_n8
Data Bus Inversion
[8]
1.2V POD
PIN_M21
DDR4A_A0
Address [0]
SSTL-12
PIN_F17
DDR4A_A1
Address [1]
SSTL-12
PIN_H17
DDR4A_A2
Address [2]
SSTL-12
PIN_G16
DDR4A_A3
Address [3]
SSTL-12
PIN_J16
DDR4A_A4
Address [4]
SSTL-12
PIN_F15
DDR4A_A5
Address [5]
SSTL-12
PIN_H15
DDR4A_A6
Address [6]
SSTL-12
PIN_G14
DDR4A_A7
Address [7]
SSTL-12
PIN_J14
DDR4A_A8
Address [8]
SSTL-12
PIN_F13
DDR4A_A9
Address [9]
SSTL-12
PIN_H13
DDR4A_A10
Address [10]
SSTL-12
PIN_G12
DDR4A_A11
Address [11]
SSTL-12
PIN_J12
DDR4A_A12
Address [12]
SSTL-12
PIN_D9
DDR4A_A13
Address [13]
SSTL-12
PIN_A8
DDR4A_A14
Address [14]/
WE_n
SSTL-12
PIN_C8
DDR4A_A15
Address [15]/
CAS_n
SSTL-12
PIN_B7
DDR4A_A16
Address [16]/
SSTL-12
PIN_D7