42
Figure 3-29 Wiring for 2x5 header and A/D converter
Table 3-25 Pin Assignments for ADC
Signal Name
FPGA Pin No.
Description
I/O Standard
ADC_CS_N
PIN_AJ4
Chip select
3.3V
ADC_DOUT
PIN_AK3
Digital data input
3.3V
ADC_DIN
PIN_AK4
Digital data output
3.3V
ADC_SCLK
PIN_AK2
Digital clock input
3.3V
3
3
.
.
7
7
I
I
n
n
t
t
e
e
r
r
f
f
a
a
c
c
e
e
o
o
n
n
H
H
a
a
r
r
d
d
P
P
r
r
o
o
c
c
e
e
s
s
s
s
o
o
r
r
S
S
y
y
s
s
t
t
e
e
m
m
(
(
H
H
P
P
S
S
)
)
This section introduces the interfaces connected to the HPS section of the FPGA. Users can access
these interfaces via the HPS processor.
3
3
.
.
7
7
.
.
1
1
U
U
s
s
e
e
r
r
P
P
u
u
s
s
h
h
-
-
b
b
u
u
t
t
t
t
o
o
n
n
a
a
n
n
d
d
L
L
E
E
D
D
o
o
n
n
H
H
P
P
S
S
Like the FPGA, the HPS also features its own set of switches, buttons, LEDs, and other user
interfaces. Users can control these interfaces for observing HPS status and debugging.
Table 3-26
gives the all the pin assignments of all the user interfaces.
Summary of Contents for DE1-SOC
Page 1: ...1...
Page 108: ...107 Figure 8 4 Select Devices Page...