7. Clock Inputs
Clock inputs can be used on all Si5391 grades except for Si5391P. The PLL in the Si5391 (not P grade) requires a clock input at the
XAXB pins or IN2, 1, 0 input pins or a clock from a crystal connected across the XAXB pins. The PLL of the Si5391P requires a 48 MHz
crystal, not input clock, connected at the XAXB pins and does not use the IN0, 1, 2 inputs.
V
D
D
V
D
D
A
3
SDA/ SDIO
A1/ SDO
SCLK
A0/CSb
I2C_SEL
SPI /
I
2
C
NVM
R
S
Tb
Zero Delay
Mode
FB_IN
FB_ INb
O
Eb
Si5391
Generator
Clock
÷R
0
÷R
2
÷R
3
÷R
4
÷R
5
÷R
6
÷R
7
÷R
8
÷R
9
÷R
1
OUT0b
VDDO0
OUT0
OUT2b
VDDO2
OUT2
OUT3b
VDDO3
OUT3
OUT4b
VDDO4
OUT4
OUT5b
VDDO5
OUT5
OUT6b
VDDO6
OUT6
OUT7b
VDDO7
OUT7
OUT8b
VDDO8
OUT8
OUT9b
VDDO9
OUT9
OUT1b
VDDO1
OUT1
÷P
fb
LPF
PD
÷
M
n
M
d
PLL
IN_SEL[1:0]
XA
XB
÷P
2
÷P
1
÷P
0
IN0
IN0b
IN1
IN1b
IN2
IN2b
F
D
E
C
F
IN
C
Frequency
Control
÷
N
0n
N
0d
t
0
÷
N
2n
N
2d
÷
N
3n
N
3d
÷
N
4n
N
4d
t
2
t
3
t
4
÷
N
1n
N
1d
t
1
MultiSynth
S
Y
N
Cb
Dividers/
Drivers
Status
Monitors
LO
Lb
IN
TRb
OSC
÷
P
XAXB
25-54 MHz
XTAL
÷R
9A
OUT9Ab
OUT9A
÷R
0A
OUT0Ab
OUT0A
Si5391P: 48 MHz only
Figure 7.1. Clock Inputs Example
Si5391 Reference Manual • Clock Inputs
Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • [email protected] • www.skyworksinc.com
15
Rev. 0.5 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • January 11, 2022
15