7.3.2 Interrupt Pin (INTR)
An interrupt pin (INTR) indicates a change in state with any of the status indicators for any of the DSPLLs. All status indicators are
maskable to prevent assertion of the interrupt pin. The state of the INTR pin is reset by clearing the sticky status registers.
Table 7.6. Interrupt Mask Registers
Setting Name
Hex Address [Bit Field]
Function
Si5391
SYSINCAL_INTR_MSK
0x0017[0]
1 = SYSINCAL_FLG is prevented from asserting the INTR pin
LOSXAXB_INTR_MSK
0x0017[1]
1 = LOSXAXB_FLG is prevented from asserting the INTR pin
LOSREF_INTR_MSK
0x0017[2]
1 = LOSREF_FLG is prevented from asserting the INTR pin
LOL_INTR_MSK
0x0017[3]
1 = LOL_FLG is prevented from asserting the INTR pin
SMB_TMOUT_INTR_MSK
0x0017[5]
1 = SMBUS_TIMEOUT_FLG is prevented from asserting the INTR pin
LOSIN _INTR_MSK[3:0]
0x0018[3:0]
1 = LOS_FLG is prevented from asserting the INTR pin
mask
mask
mask
mask
mask
mask
LOL_FLG
LOSXAXB_FLG
LOSIN_FLG[3]
LOSIN_FLG[2]
LOSIN_FLG[1]
LOSIN_FLG[0]
INTRb
Figure 7.6. Interrupt Triggers and Masks
Si5391 Reference Manual • Clock Inputs
Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • [email protected] • www.skyworksinc.com
23
Rev. 0.5 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • January 11, 2022
23