Table 5.1. Zero Delay Mode Registers
Register Name
Hex Address [Bit Field]
Function
OUTX_ALWAYS_ON
0x013F[7:0]
0x0140[3:0]
Force ZDM output always on.
0x000: Do not force output on (default)
0x800: Force OUT9A always on for ZDM
ZDM_EN
0x0487[0]
Enable ZDM operation.
0: Disable ZDM (default)
1: Enable ZDM operation
ZDM_IN_SEL
0x0487[2:1]
ZDM Manual Input Select when both ZDM_EN = 1 and
IN_SEL_REGCTRL (0x052A[0]) = 1.
0: IN0 (default)
1: IN1
2: IN2
3: Reserved (IN3 already used by ZDM)
IN_SEL_REGCTRL
0x052A[0]
ZDM Manual Input Select control source.
0: Pin controlled input clock selection (default)
1: ZDM_IN_SEL register input clock selection for ZDM
Note:
1. When ZDM_EN = 1 and IN_SEL_REG_CTRL = 1, the IN_SEL pins and register bits have no effect.
Table 5.2. Input Clock Selection in Zero Delay Mode
ZDM_EN
IN_SEL_REGCTRL
Input Clock Selection Governed by:
0
0
IN_SEL[1:0] Pins
0
1
IN_SEL Register
1
0
IN_SEL[1:0] Pins (ZDM)
1
1
ZDM_IN_SEL Register (ZDM)
Si5386 Rev. E Reference Manual • Zero Delay Mode
Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • [email protected] • www.skyworksinc.com
55
Rev. 1.2 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • December 9, 2021
55