Table 4.1. Output Crosspoint Configuration Registers
Register Name
Hex Address
[Bit Field]
Function
OUT0A_MUX_SEL
0x0106[2:0]
Connects the output drivers to one of the N
divider sources. Selections are:
0: N0
1: N1
2: N2
3: N3
4: N4
5-7: Reserved
OUT0_MUX_SEL
0x010B[2:0]
OUT1_MUX_SEL
0x0110[2:0]
OUT2_MUX_SEL
0x0115[2:0]
OUT3_MUX_SEL
0x011A[2:0]
OUT4_MUX_SEL
0x011F[2:0]
OUT5_MUX_SEL
0x0124[2:0]
OUT6_MUX_SEL
0x0129[2:0]
OUT7_MUX_SEL
0x012E[2:0]
OUT8_MUX_SEL
0x0133[2:0]
OUT9_MUX_SEL
0x0138[2:0]
OUT9A_MUX_SEL
0x013D[2:0]
4.1.1 Output R Divider Synchronization
The output R dividers can be reset to a known state by driving the SYNCb input pin low or by setting the SYNC register bit (0x001E[2])
high. Resetting the device using the Resetb pin or asserting the Hard Reset register bit 0x001E[1] will give the same result. Soft Reset
does not affect the output synchronization.
Si5386 Rev. E Reference Manual • Output Clocks
Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • [email protected] • www.skyworksinc.com
35
Rev. 1.2 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • December 9, 2021
35