Figure 11.14. Low-Speed CMOS Control and Status Signal Layer 6 (Bottom Layer)
For any high-speed, low-jitter application, the clock signal runs should be impedance-controlled to 100 Ω differential or 50 Ω single-
ended. Differential signaling is preferred because of its increased immunity to common-mode noise. All clock I/O runs should be
properly terminated.
Si5341, Si5340 Rev D Family Reference Manual • Crystal and Device Circuit Layout Recommendations
Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • [email protected] • www.skyworksinc.com
55
Rev. 1.3 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • July 26, 2021
55