4.5.2 Interrupt Pin (INTRb)
An interrupt pin (INTRb) is asserted (low) whenever any of the unmasked _FLG bits are asserted. All _FLG bits are maskable to
prevent assertion of the interrupt pin. The state of the INTRb pin is reset by writing zeros to all _FLG bits that are set or by writing a 1 to
mask all _FLG bits that are set.
Table 4.6. Interrupt Mask Bits
Setting Name
Hex Address [Bit Field]
Function
Si5341 and Si5342
SYSINCAL_INTR_MSK
0x0017[0]
1 = SYSINCAL_FLG is prevented from asserting the INTR pin
LOSXAXB_INTR_MSK
0x0017[1]
1 = LOSXAXB_FLG is prevented from asserting the INTR pin
LOSREF_INTR_MSK
0x0017[2]
1 = LOSREF_FLG is prevented from asserting the INTR pin
LOL_INTR_MSK
0x0017[3]
1 = LOL_FLG is prevented from asserting the INTR pin
SMB_TMOUT_INTR_MSK
0x0017[5]
1 = SMBUS_TIMEOUT_FLG is prevented from asserting the INTR pin
LOSIN _INTR_MSK[3:0]
0x0018[3:0]
1 = LOS_FLG is prevented from asserting the INTR pin
mask
mask
mask
mask
mask
mask
LOL_FLG
LOSXAXB_FLG
LOSIN_FLG[3]
LOSIN_FLG[2]
LOSIN_FLG[1]
LOSIN_FLG[0]
INTRb
Figure 4.4. Interrupt Flags and Masks
Si5341, Si5340 Rev D Family Reference Manual • Clock Inputs
Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • [email protected] • www.skyworksinc.com
21
Rev. 1.3 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • July 26, 2021
21