
Struck Documentation
SIS8300-KU
MTCA.4 Digitizer
Page 24 of 92
7 Firmware Description
7.1 ADC Sample Logic
The block diagram shows the ADC data handling. Each ADC channel has its own Memory Address Control
Logic.
R
in
g
b
u
ff
e
r
D
e
la
y
T
R
IG
G
E
R
B
L
O
C
K
S
a
m
p
le
L
o
g
ic
A
D
C
1
C
lk
A
D
C
1
(
c
h
1
/c
h
2
)
D
a
ta
In
p
u
t
B
lo
c
k
-
D
e
la
y
0
(p
ro
g
ra
m
m
a
b
le
)
A
D
C
1
C
lk
(
D
C
O
)
B
U
F
G
D
e
la
y
~
6
1
0
p
s
A
D
C
c
h
2
T
ri
g
g
e
r
B
lo
c
k
-
T
h
re
s
h
o
ld
/F
IR
-
d
a
ta
:
4
c
lk
s
d
e
la
y
A
D
C
c
h
1
T
ri
g
g
e
r
B
lo
c
k
-
T
h
re
s
h
o
ld
/F
IR
-
d
a
ta
:
4
c
lk
s
d
e
la
y
C
h
1
G
a
te
C
h
1
T
ri
g
g
e
r
P
u
ls
e
C
h
2
d
a
ta
1
6
+
1
C
h
1
d
a
ta
1
6
+
1
C
h
2
G
a
te
C
h
2
T
ri
g
g
e
r
P
u
ls
e
R
in
g
b
u
ff
e
r
D
e
la
y
-
1
t
o
2
0
4
7
c
lk
s
C
h
1
d
a
ta
*
1
6
+
1
R
in
g
b
u
ff
e
r
D
e
la
y
-
1
t
o
2
0
4
7
c
lk
s
C
h
2
d
a
ta
*
1
6
+
1
C
o
p
y
t
o
M
e
m
o
ry
L
o
g
ic
1
6
+
1
C
h
1
d
a
ta
**
1
6
+
1
C
h
2
d
a
ta
**
A
D
C
5
C
lk
A
D
C
5
(
c
h
9
/c
h
1
0
)
D
a
ta
In
p
u
t
B
lo
c
k
-
D
e
la
y
0
(p
ro
g
ra
m
m
a
b
le
)
A
D
C
5
C
lk
(
D
C
O
)
B
U
F
G
D
e
la
y
~
6
1
0
p
s
A
D
C
c
h
1
0
T
ri
g
g
e
r
B
lo
c
k
-
T
h
re
s
h
o
ld
/F
IR
-
d
a
ta
:
4
c
lk
s
d
e
la
y
A
D
C
c
h
9
T
ri
g
g
e
r
B
lo
c
k
-
T
h
re
s
h
o
ld
/F
IR
-
d
a
ta
:
4
c
lk
s
d
e
la
y
C
h
9
G
a
te
C
h
9
T
ri
g
g
e
r
P
u
ls
e
C
h
1
0
d
a
ta
1
6
+
1
C
h
9
d
a
ta
1
6
+
1
C
h
1
0
G
a
te
C
h
1
0
T
ri
g
g
e
r
P
u
ls
e
R
in
g
b
u
ff
e
r
D
e
la
y
-
1
t
o
2
0
4
7
c
lk
s
C
h
9
d
a
ta
*
1
6
+
1
R
in
g
b
u
ff
e
r
D
e
la
y
-
1
t
o
2
0
4
7
c
lk
s
C
h
1
0
d
a
ta
*
1
6
+
1
1
6
+
1
C
h
9
d
a
ta
**
1
6
+
1
C
h
1
0
d
a
ta
**
A
D
C
1
C
lk
d
o
m
a
in
A
D
C
5
C
lk
d
o
m
a
in
A
ll
C
h
x
T
ri
g
g
e
r
P
u
ls
e
P
C
Ie
C
o
n
tr
o
l/
S
ta
tu
s
E
x
te
rn
a
l
T
ri
g
g
e
rs
S
a
m
p
le
C
o
n
tr
o
l
C
o
n
tr
o
l/
S
ta
tu
s
C
h
1
d
a
ta
**
*
C
h
2
d
a
ta
**
*
R
D
/F
la
g
s
R
D
/F
la
g
s
C
h
9
d
a
ta
**
*
R
D
/F
la
g
s
C
h
1
0
d
a
ta
**
*
R
D
/F
la
g
s
M
e
m
o
ry
D
a
ta
3
2
M
e
m
o
ry
A
d
d
re
s
s
..
C
H
1
M
e
m
o
ry
A
d
d
re
s
s
L
o
g
ic
A
d
d
r_
R
e
g
:
0
x
1
2
0
T
R
IG
G
E
R
_
B
L
O
C
K
_
E
N
:
=
1
R
IN
G
B
U
F
F
E
R
_
D
E
L
A
Y
_
E
N
:
=
1
C
H
2
M
e
m
o
ry
A
d
d
re
s
s
L
o
g
ic
A
d
d
r_
R
e
g
:
0
x
1
2
1
C
H
9
M
e
m
o
ry
A
d
d
re
s
s
L
o
g
ic
A
d
d
r_
R
e
g
:
0
x
1
2
8
C
H
1
0
M
e
m
o
ry
A
d
d
re
s
s
L
o
g
ic
A
d
d
r_
R
e
g
:
0
x
1
2
9
(6
4
-b
it
A
d
d
re
s
s
)
D
D
R
4
M
e
m
o
ry
C
lk
d
o
m
a
in
(
o
r
C
O
P
Y
C
lk
D
o
m
a
in
)
5
1
2
5
1
2
5
1
2
5
1
2
5
1
2
B
u
ff
e
r
F
if
o
(5
1
2
x
5
1
2
)
B
u
ff
e
r
F
if
o
(5
1
2
x
5
1
2
)
B
u
ff
e
r
F
if
o
(5
1
2
x
5
1
2
)
B
u
ff
e
r
F
if
o
(5
1
2
x
5
1
2
)