S3F84B8_UM_REV 1.00
22 DEVELOPMENT TOOLS
22-5
Table 22-3 Using Single Header Pins to Select Clock Source and Enable/Disable PWM
Target Board Part
Comments
Clock Source
Board CLK
JP5
Inner CLK
Use SMDS2/SMDS2+ internal clock source as the system clock
(Default setting).
Clock Source
Board CLK
JP5
Inner CLK
Use external crystal or ceramic oscillator as the system clock.
JP6
PWM Enable
PWM Disable
PWM stops output as the emulator pauses
JP6
PWM Enable
PWM Disable
PWM keeps output as the emulator pauses (Default setting).
JP7
Main Mode
EVA Mode
S3E84B0 runs in the Main mode, similar to S3F84B8. The debug
interface is not available.
JP7
Main Mode
EVA Mode
S3E84B0 runs in the EVA mode (Default setting). While debugging
the program, set the jumper in this mode.