S3F84B8_UM_REV 1.00
8 RESET AND POWER-DOWN
8-3
8.1.1 MCU INITIALIZATION SEQUENCE
The following sequence of events occurs during a Reset operation:
All interrupts are disabled.
The watchdog function (basic timer) is enabled.
Ports 0–3 are set to input mode.
Peripheral control and data registers are reset to their initial values (see
).
The program counter is loaded with ROM reset address (0100H) or other values set by the Smart option.
When the programmed oscillation stabilization time interval has elapsed, the address stored in the first and
second bytes of RESET address in ROM is fetched and executed.
MUX
LVR nRESET
nRESET
Smart Option
Watchdog nRESET
Internal nRESET
Figure 8-2 Reset Block Diagram
nRESET Input
Oscillation Stabilization Wait Time (8.19 ms/at 8 MHz)
RESET Operation
Normal Mode or
Power-Down Mode
Idle Mode
Operation Mode
Figure 8-3 Timing for S3F84B8 after RESET