S3F84B8_UM_REV 1.00
8 RESET AND POWER-DOWN
8-6
8.2.2 HARDWARE RESET VALUES
shows the reset values of the CPU and system registers, peripheral control registers, and peripheral
data registers, following a reset operation.
Following notation is used to represent the reset values:
A “1” or a “0” shows the reset bit value as logic one or logic zero, respectively.
An “x” means that the bit value is undefined after a reset.
A dash (“–”) means that the bit is either not used or not mapped, but read 0 is the bit value.
Table 8-1 S3F84B8 Set1 Registers Values after RESET
Address and
Location
RESET Value (Bit)
Register Name
Mnemonic
Address
R/W
7
6
5
4
3
2
1
0
Locations D0-D2H are not mapped
Basic timer control register
BTCON
D3H
R/W
0 0 0 0 0
0
0
0
Clock control register
CLKCON
D4H
R/W
0 – – 0 0
–
–
–
System flags register
FLAGS
D5H
R/W
x x x x x
x
0
0
Register Pointer 0
RP0
D6H
R/W
1 1 0 0 0
–
–
–
Register Pointer 1
RP1
D7H
R/W
1 1 0 0 1
–
–
–
Location D8H is not mapped
Stack Pointer register
SPL
D9H
R/W
x x x x x
x
x
x
Instruction Pointer (High Byte)
IPH
DAH
R/W
x x x x x
x
x
x
Instruction Pointer (Low Byte)
IPL
DBH
R/W
x x x x x
x
x
x
Interrupt Request register
IRQ
DCH
R 0 0 0 0 0
0
0
0
Interrupt Mask Register
IMR
DDH
R/W
x x x x x
x
x
x
System Mode Register
SYM
DEH
R/W
0 – – x x
x
0
0
Register Page Pointer
PP
DFH
R/W
0 0 0 0 0
0
0
0
Port
0
data
register
P0
E0H
R/W
– 0 0 0 0
0
0
0
Port
1
data
register
P1
E1H
R/W
– – – – –
0
0
0
Port
2
data
register
P2
E2H
R/W
0 0 0 0 0
0
0
0
Port 0 interrupt control register
P0INT
E3H
R/W
– 0 0 0 0
–
0
0
Port 0 control register (High byte)
P0CONH
E4H
R/W
– – 0 0 0
0
0
0
Port 0 control register (Low byte)
P0CONL
E5H
R/W
0 0 – – 0
0
0
0
Port 0 interrupt pending register
P0PND
E6H
R/W
– 0 0 0 0
–
0
0
Port 1 control register (Low byte)
P1CON
E7H
R/W
– – 0 0 0
0
0
0
Port 2 control register (High byte)
P2CONH
E8H
R/W
0 0 0 0 0
0
0
0
Port 2 control register (Low byte)
P2CONL
E9H
R/W
0 0 0 0 0
0
0
0
Comparator
0
control
register
CMP0CON
EAH
R/W
– – – 0 0
0
1
0
Comparator
1
control
register
CMP1CON
EBH
R/W
0 0 0 0 0
0
1
0