RDC
®
RISC DSP Controller
R8810LV
RDC Semiconductor Co.
Rev:1.2
Subject to change without notice
42
Bit 15-4
: Reserved
Bit 3: MSK
, Mask.
Set 1: Mask the interrupt source of the DMA 1 controller
Set 0: Enable the DMA 1 controller interrupt.
Bit 2-0: PR
, Interrupt Priority
These bits setting for priority selection is same as bit 2-0 of the register 44h
(Master Mode)
Bit 15-4
: Reserved
Bit 3: MSK
, Mask.
Set 1: Mask the interrupt source of the DMA 0 controller
Set 0: Enable the DMA 0 controller interrupt.
Bit 2-0: PR
, Interrupt Priority
These bits setting for priority selection is same as bit 2-0 of the register 44h
(Slave Mode),
reset value is 0000h
Bit 15-4
: Reserved
Bit 3: MSK
, Mask.
Set 1: Mask the interrupt source of the DMA 0 controller
Set 0: Enable the DMA 0 controller interrupt.
Bit 2-0: PR
, Interrupt Priority
These bits setting for priority selection is same as bit 2-0 of the register 44h
(Master Mode)
Bit 15-4
: Reserved
DMA 0 Interrupt Control Register
Offset : 34h
0
Reset Value : 000Fh
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
MSK
PR2
PR1
PR0
0
0
0
0
0
0
0
0
0
0
0
0
Timer Interrupt Control Register
Offset : 32h
0
Reset Value : 000Fh
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
MSK
PR2
PR1
PR0
0
0
0
0
0
0
0
0
0
0
0
0