RDC
®
RISC DSP Controller
R8810LV
RDC Semiconductor Co.
Rev:1.2
Subject to change without notice
29
Chip Select Unit
The Chip Select Unit provides 12 programmable chip select pins to access a specific memory or peripheral device.
The chip selects are programmed through five peripheral control registers (A0h, A2h, A4h, A6h, A8h). And all of the
chip selects can be insert wait states by programmed the peripheral control register.
UCS
The UCS default to active on reset for program code access. The memory active range is upper 512k (80000h – FFFFFh),
which is programmable. And the default memory active range of UCS is 64k ( F0000h – FFFFFh).
The UCS active to drive low four CLKOUTA oscillators if no wait state inserts. There are three wait-states insert to UCS
active cycle on reset.
Bit 15
: Reserved
Bit 14-12 : LB2-LB0
, Memory block size selection for UCS chip select pin.
The UCS chip select pin active region can be configured by the LB2-LB0.
The default memory block size is from F0000h to FFFFFh.
LB2, LB1, LB0
----
Memory Block size
,
Start address
,
End Address
1 , 1 , 1 ---- 64k , F0000h , FFFFFh
1 , 1 , 0 ---- 128k , E0000h , FFFFFh
1 , 0 , 0 ---- 256k , C0000h , FFFFFh
0 , 0 , 0 ---- 512k , 80000h , FFFFFh
Bit 11-8
: Reserved
Bit 7 : DA
, Disable Address. If the
BHE
/ ADEN pin is held high on the rising edge of RST , then the DA bit is valid to
enable/disable the address phase of the AD bus. If the
BHE
/ ADEN pin is held low on the rising edge of RST , the
AD bus always drive the address and data.
Set 1 : Disable the address phase of the AD7 – AD0 bus cycle when UCS is asserted. The AO15-AO8 are driven
Address bus even the bit is set to 1.
Set 0 : Enable the address phase of the AD7 – AD0 bus cycle when UCS is asserted.
Bit 6-3
: Reserved
Bit 2 : R2
, Ready Mode. This bit is used to configure the ready mode for UCS chip select.
Set 1: external ready is ignored.
Set 0: external ready is required.
Upper Memory Chip Select Register
Offset : A0h
0
Reset Value :F03Bh
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
1
LB2 - LB0
0
0
0
0
DA
0
1
1
1
R2
R1
R0