Power Application Controller
®
-45-
Copyright 2020 © Qorvo, Inc.
Rev 1.2
– Jan 17, 2019
9.12 AIO10
AIO10 may be configured as a pair of digital I/O or as a differential amplifier with protection.
9.12.1 System Block Diagram
Figure 9-2 AIO10 Block Diagram
CFGAIO1.CAL10EN
AIO1
AIO0
-
+
CFGAIO0.GAIN10
CFGAIO0.MODE10
AIO10 Differential Amplifier
VSSA
VSSA
VREF/ 2
S/ H
DAO10
SHCFG1.DAO10SH
EMUX
MUXA
MUXA
AB4
High-Z
CFGAIO1.OS10EN
CFGAIO0.MODE10
AIO0, AIO1 Digital I/O
CFGAIO0.POL0
I/O Logic Polarity
OD
CFGAIO0.OPT0
CFGAIO0.MODE10
M
U
X
DINSIG0.DIN0
DOUTSIG0.DOUT0
I/O
CFGAIO0.MUX0
CFGAIO1.OPT1
CFGAIO0.MODE10
CFGAIO1.POL1
I/O Logic Polarity
OD
M
U
X
DINSIG0.DIN1
DOUTSIG0.DOUT1
I/O
CFGAIO1.MUX1
DBUS
DBx
AIO10 Protection
LPDACH
LPDACL
CFGAIO0.LP10EN
CFGAIO0.LP10PREN
Protection Mask
PROTINTM.LP10INTEN
PROTSTAT.LP10INT
SIGINTF.LP10STAT
-
+
LP10
10b
LPDAC*
SIGSET.LPROTHYS
HPDACH
HPDACL
CFGAIO1.HP10EN
CFGAIO1.HP10PREN
Protection Mask
PROTINTM.HP10INTEN
PROTSTAT.HP10INT
SIGINTF.HP10STAT
-
+
HP10
10b
HPDAC*
SIGSET.HPROTHYS
ABUS
AB3
SIGSET.LPDACAB3
AB2
SIGSET.HPDACAB2
Gate
Driver
PR
LPROT10
PA7
IRQ1
Gate
Driver
PR
HPROT10
PA7
IRQ1
* Common DAC for AIO10, AIO32 and AIO54