![Phytec phyCORE-AM64 Series Hardware Manual Download Page 51](http://html1.mh-extra.com/html/phytec/phycore-am64-series/phycore-am64-series_hardware-manual_1554192051.webp)
PCM-072/phyCORE-AM64xx System on Module
L-860e.A0
© PHYTEC America L.L.C. 2022
51
Processor Signal
X1 Pin #(s)
SOM Signal(s)
Type
Level
Description
PRG1_RGMII1_RD2
C49
X_ PRG1_RGMII1_RD2
I
3.3V
1
PRG1 RGMII1 Receive Data 2
PRG1_RGMII1_RD3
C48
X_ PRG1_RGMII1_RD3
I
3.3V
1
PRG1 RGMII1 Receive Data 3
PRG1_RGMII1_TX_CTL
C67
X_ PRG1_RGMII1_TX_CTL
O
3.3V
1
PRG1 RGMII1 Transmit Control
PRG1_RGMII1_TXC
C66
X_ PRG1_RGMII1_TXC
I/O
3.3V
1
PRG1 RGMII1 Transmit Clock
PRG1_RGMII1_TD0
C61
X_ PRG1_RGMII1_TD0
O
3.3V
1
PRG1 RGMII1 Transmit Data 0
PRG1_RGMII1_TD1
C62
X_ PRG1_RGMII1_TD1
O
3.3V
1
PRG1 RGMII1 Transmit Data 1
PRG1_RGMII1_TD2
C63
X_ PRG1_RGMII1_TD2
O
3.3V
1
PRG1 RGMII1 Transmit Data 2
PRG1_RGMII1_TD3
C64
X_ PRG1_RGMII1_TD3
O
3.3V
1
PRG1 RGMII1 Transmit Data 3
PRG1_RGMII2_RX_CTL
C38
X_CPSW_RGMII2_RX_CTL
I
3.3V
1
PRG1 RGMII2 Receive Control
RGMII2_RX_CTL
C38
X_CPSW_RGMII2_RX_CTL
I
3.3V
1
CPSW RGMII2 Receive Control
PRG1_RGMII2_RXC
C39
X_CPSW_RGMII2_RXC
I
3.3V
1
PRG1 RGMII2 Receive Clock
RGMII2_RXC
C39
X_CPSW_RGMII2_RXC
I
3.3V
1
CPSW RGMII2 Receive Clock
PRG1_RGMII2_RD0
C33
X_CPSW_RGMII2_RD0
I
3.3V
1
PRG1 RGMII2 Receive Data 0
RGMII2_RD0
C33
X_CPSW_RGMII2_RD0
I
3.3V
1
CPSW RGMII2 Receive Data 0
PRG1_RGMII2_RD1
C34
X_CPSW_RGMII2_RD1
I
3.3V
1
PRG1 RGMII2 Receive Data 1
RGMII2_RD1
C34
X_CPSW_RGMII2_RD1
I
3.3V
1
CPSW RGMII2 Receive Data 1
PRG1_RGMII2_RD2
C36
X_CPSW_RGMII2_RD2
I
3.3V
1
PRG1 RGMII2 Receive Data 2
RGMII2_RD2
C36
X_CPSW_RGMII2_RD2
I
3.3V
1
CPSW RGMII2 Receive Data 2
PRG1_RGMII2_RD3
C37
X_CPSW_RGMII2_RD3
I
3.3V
1
PRG1 RGMII2 Receive Data 3
RGMII2_RD3
C37
X_CPSW_RGMII2_RD3
I
3.3V
1
CPSW RGMII2 Receive Data 3
PRG1_RGMII2_TX_CTL
C46
X_CPSW_RGMII2_TX_CTL
O
3.3V
1
PRG1 RGMII2 Transmit Control
RGMII2_TX_CTL
C46
X_CPSW_RGMII2_TX_CTL
O
3.3V
1
CPSW RGMII2 Transmit Control
PRG1_RGMII2_TXC
C47
X_CPSW_RGMII2_TXC
I/O
3.3V
1
PRG1 RGMII2 Transmit Clock
RGMII2_TXC
C47
X_CPSW_RGMII2_TXC
I/O
3.3V
1
CPSW RGMII2 Transmit Clock
PRG1_RGMII2_TD0
C41
X_CPSW_RGMII2_TD0
O
3.3V
1
PRG1 RGMII2 Transmit Data 0
RGMII2_TD0
C41
X_CPSW_RGMII2_TD0
O
3.3V
1
CPSW RGMII2 Transmit Data 0
PRG1_RGMII2_TD1
C42
X_CPSW_RGMII2_TD1
O
3.3V
1
PRG1 RGMII2 Transmit Data 1
RGMII2_TD1
C42
X_CPSW_RGMII2_TD1
O
3.3V
1
CPSW RGMII2 Transmit Data 1
PRG1_RGMII2_TD2
C43
X_CPSW_RGMII2_TD2
O
3.3V
1
PRG1 RGMII2 Transmit Data 2
RGMII2_TD2
C43
X_CPSW_RGMII2_TD2
O
3.3V
1
CPSW RGMII2 Transmit Data 2
PRG1_RGMII2_TD3
C44
X_CPSW_RGMII2_TD3
O
3.3V
1
PRG1 RGMII2 Transmit Data 3
RGMII2_TD3
C44
X_CPSW_RGMII2_TD3
O
3.3V
1
CPSW RGMII2 Transmit Data 3
RMII_REF_CLK
D59
X_CPSW_RGMII1_TXC
I
3.3V
1
RMII Reference Clock
2
D52
X_CPSW_RGMII1_RXC
RMII1_CRS_DV
A54
X_CPSW_MDC
I
3.3V
1
RMII1 Carrier Sense / Data Valid
2
RMII1_RX_ER
D51
X_CPSW_RGMII1_RX_CTL
I
3.3V
1
RMII1 Receive Data Error
2
D58
X_CPSW_RGMII1_TX_CTL
RMII1_TX_EN
A53
X_CPSW_MDIO
O
3.3V
1
RMII1 Transmit Enable
2
RMII1_RXD0
D57
X_CPSW_RGMII1_RD0
I
3.3V
1
RMII1 Receive Data 0
2
D61
X_CPSW_RGMII1_TD0
RMI1_RXD1
D56
X_CPSW_RGMII1_RD1
I
3.3V
1
RMII1 Receive Data 1
2
D62
X_CPSW_RGMII1_TD1
RMII1_TXD0
D63
X_CPSW_RGMII1_TD2
O
3.3V
1
RMII1 Transmit Data 0
2
D54
X_CPSW_RGMII1_RD2
RMII1_TXD1
D53
X_CPSW_RGMII1_RD3
O
3.3V
1
RMII1 Transmit Data 1
2
D64
X_CPSW_RGMII1_TD3
RMII2_CRS_DV
C43
X_CPSW_RGMII2_TD2
I
3.3V
1
RMII2 Carrier Sense / Data Valid