© Koninklijke Philips Electronics N.V. 2005. All rights reserved.
User manual
Rev. 01 — 15 August 2005
252
Philips Semiconductors
UM10139
Volume 1
Chapter 15: TIMER0 and TIMER1
15.7 Architecture
The block diagram for TIMER/COUNTER0 and TIMER/COUNTER1 is shown in
.
Fig 58. Timer block diagram
RESET
MAXVAL
* Note: that the capture register 3 cannot be used on TIMER0
TIMER CONTROL REGISTER
PRESCALE REGISTER
PRESCALE COUNTER
PCLK
ENABLE
CAPTURE REGISTER 3*
CAPTURE REGISTER 2
CAPTURE REGISTER 1
CAPTURE REGISTER 0
MATCH REGISTER 3
MATCH REGISTER 2
MATCH REGISTER 1
MATCH REGISTER 0
CAPTURE CONTROL REGISTER
CONTROL
MAT[3:0]
INTERRUPT
CAP[3:0]
STOP ON MATCH
RESET ON MATCH
LOAD[3:0]
TIMER COUNTER
CSN
TCI
CE
=
=
=
=
INTRRUPT REGISTER
EXTERNAL MATCH REGISTER
MATCH CONTROL REGISTER