LPC5411x
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2018. All rights reserved.
Product data sheet
Rev. 2.1 — 9 May 2018
26 of 105
NXP Semiconductors
LPC5411x
32-bit ARM Cortex-M4/M0+ microcontroller
[1] The private peripheral bus includes CPU peripherals such as the NVIC, SysTick, and the core control registers.
[2] The total size of flash and SRAM is part dependent. See
Fig 6.
LPC5411x Memory mapping
0x400A 1000
0x400A 0000
0x4009 D000
0x4009 C000
0x4009 9000
0x4009 8000
0x4009 7000
0x4009 6000
0x4009 5000
0x4009 1000
0x4009 0000
0x4008 C000
0x4008 B000
0x4008 A000
0x4008 9000
0x4008 8000
0x4008 7000
0x4008 6000
0x4008 5000
0x4008 4000
0x4008 3000
0x4008 2000
0x4008 1000
ADC
(reserved)
ISP-AP interface
(reserved)
Flexcomm Interface 7
Flexcomm Interface 6
Flexcomm Interface 5
CRC engine
(reserved)
DMIC interface
High Speed GPIO
Mailbox
Flexcomm Interface 4
Flexcomm Interface 3
Flexcomm Interface 2
Flexcomm Interface 1
APB peripherals
active interrupt vectors
(reserved)
private peripheral bus
(1)
AHB
peripherals
Asynchronous
APB peripherals
(reserved)
(reserved)
(reserved)
Boot ROM
(reserved)
peripheral
bit-band addressing
Memory space
0xFFFF FFFF
0xE010 0000
0xE000 0000
0x4400 0000
0x4200 0000
0x400A 1000
0x4008 0000
see APB
memory
map figure
0x4006 0000
0x0004 0000
0x0000 0000
Flexcomm Interface 0
SCTimer / PWM
FS USB device
(reserved)
DMA controller
(reserved)
SRAM bit-band
addressing
(reserved)
(reserved)
SRAM2
(32 KB)
(2)
SRAM1
(64 KB)
(2)
SRAM0
(64 KB)
(2)
SRAMX
(32 KB)
(2)
APB peripherals on
APB bridge 1
APB peripherals on
APB bridge 0
0x0400 8000
0x0400 0000
0x0300 8000
0x0300 0000
0x2002 8000
0x2200 0000
0x2001 0000
0x2002 0000
0x2000 0000
0x4002 0000
0x4004 0000
0x2400 0000
0x4000 0000
0x0000 0000
0x0000 00C0
(reserved)
(reserved)
aaa-022100
256 KB on-chip flash
(2)
128 KB on-chip flash
(2)
0x0002 0000