9
µ
PD754202, 754202(A)
3.2 Non-port Pins
Pin Name
Input/Output
Alternate
Function
After Reset
I/O Circuit
Function
Type
Note
PTO0
Output
P30
Timer counter output
Input
E-B
PTO1
P31
PTO2
P32
INT0
Input
P61
Edge detection vectored Noise eliminator/
Input
F -A
interrupt input (detected asynchronous
edge is selectable) selectable
Noise eliminator
selectable
KR4 to KR7
Input
P70 to P73
Falling edge detection testable input
Input
B -A
KRREN
Input
–
Key return reset enable.
Input
B
When KRREN = high level in STOP mode, reset
signal is generated at falling edge of KRn.
X1
Input
–
System clock oscillation crystal/ceramic
–
–
connection pin.
X2
–
If using an external clock, input to X1 and reverse
input to X2.
RESET
Input
–
System reset input (low-level active).
–
B -A
Pull-up resistor can be incorporated on-chip
(mask option).
IC
–
–
Internally connected. Connect directly to V
DD
.
–
–
V
DD
–
–
Positive power supply
–
–
V
SS
–
–
Ground potential
–
–
Note
Circled characters indicate Schmitt trigger input.
Summary of Contents for Mu754202
Page 63: ...63 µPD754202 754202 A MEMO ...