47
µ
PD754202, 754202(A)
DC Characteristics (T
A
= –40 to +85 ˚C, V
DD
= 1.8 to 6.0 V)
Parameter
Symbol
Conditions
MIN.
TYP.
MAX.
Unit
High-level output current
I
OH
Per pin
Pins except P32
–5
mA
Only P32,
–7
–15
mA
V
DD
= 3.0 V,
V
OH
= V
DD
–2.0 V
All pins total
–20
mA
Low-level output current
I
OL
Per pin
15
mA
All pins total
45
mA
High-level input voltage
V
IH1
Port 3
2.7 V
≤
V
DD
≤
6.0 V
0.7 V
DD
V
DD
V
1.8 V
≤
V
DD
< 2.7 V
0.9 V
DD
V
DD
V
V
IH2
Ports 6-8, KRREN,
2.7 V
≤
V
DD
≤
6.0 V
0.8 V
DD
V
DD
V
RESET
1.8 V
≤
V
DD
< 2.7 V
0.9 V
DD
V
DD
V
V
IH3
X1
V
DD
–0.1
V
DD
V
Low-level input voltage
V
IL1
Port 3
2.7 V
≤
V
DD
≤
6.0 V
0
0.3 V
DD
V
1.8 V
≤
V
DD
< 2.7 V
0
0.1 V
DD
V
V
IL2
Ports 6-8, KRREN,
2.7 V
≤
V
DD
≤
6.0 V
0
0.2 V
DD
V
RESET
1.8 V
≤
V
DD
< 2.7 V
0
0.1 V
DD
V
V
IL3
X1
0
0.1
V
High-level output voltage
V
OH
V
DD
= 4.5 to 6.0 V, I
OH
= –1.0 mA
V
DD
–1.0
V
V
DD
= 1.8 to 6.0 V, I
OH
= –100
µ
A
V
DD
–0.5
V
Low-level output voltage
V
OL
V
DD
= 4.5 to 6.0 V
Port 3, I
OL
= 15 mA
0.6
2.0
V
Ports 6, 8,
0.4
V
I
OL
= 1.6 mA
V
DD
= 1.8 to 6.0 V, I
OL
= 400
µ
A
0.5
V
High-level input leak
I
LIH1
V
IN
= V
DD
Pins except X1
3.0
µ
A
current
I
LIH2
X1
20
µ
A
Low-level input leak
I
LIL1
V
IN
= 0 V
Pins except X1
–3.0
µ
A
current
I
LIL2
X1
–20
µ
A
High-level output
I
LOH
V
OUT
= V
DD
3.0
µ
A
leak current
Low-level output
I
LOL
V
OUT
= 0 V
–3.0
µ
A
leak current
On-chip pull-up resistance
R
L1
V
IN
= 0 V
Ports 3, 6, 8
50
100
200
k
Ω
R
L2
Port 7 (mask option)
15
30
60
k
Ω
50
100
200
k
Ω
RESET (mask option)
50
100
200
k
Ω
Summary of Contents for Mu754202
Page 63: ...63 µPD754202 754202 A MEMO ...